A methodology of VLSI layout described by several authors first determines the relative positions of indivisible pieces, called cells, on the chip. Various optimizations are then performed on this initial layout to minimize some cost measure such as chip area or perimeter. If each cell is a rectangle with given dimensions, one optimization problem is to choose orientations of all the cells to minimize the cost measure. A polynomial time algorithm is given for this optimization problem for layouts of a special type called slicings. However, orientation optimization for more general layouts is shown to be NP-complete (in the strong sense)
Slicing tree has been an effective tool for VLSI floorplan de-sign. Floorplanners using slicing tree...
A generalization of techniques already in use in digital floorplanning, introducing three types of b...
This paper proposes an optimization approach for macro-cell placement which minimizes the chip area...
A methodology of VLSI layout described by several authors first determines the relative positions of...
The first stage in hierarchical approaches to floorplan design determines certain topological relati...
The building blocks in a given floor-plan may have several possible physical implementations yie1din...
129 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.In this thesis, a systematic ...
162 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The thesis addresses the algo...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
[[abstract]]An optimal algorithm for the VLSI floorplan area optimization problem is presented. The ...
International audienceAnalog Intellectual Property Cores design is still under study [1, 2]. The pre...
The design of a manufacturing layout is incomplete without consideration of aisle structure for mate...
This paper defines a new sliced layout architecture for compilation of arbitrary schematics (netlist...
The gap between VLSI technology and fabrication technology leads to strong refractive effects in lit...
As VLSI circuits become larger and more complex, the need to improve design automation tools becomes...
Slicing tree has been an effective tool for VLSI floorplan de-sign. Floorplanners using slicing tree...
A generalization of techniques already in use in digital floorplanning, introducing three types of b...
This paper proposes an optimization approach for macro-cell placement which minimizes the chip area...
A methodology of VLSI layout described by several authors first determines the relative positions of...
The first stage in hierarchical approaches to floorplan design determines certain topological relati...
The building blocks in a given floor-plan may have several possible physical implementations yie1din...
129 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.In this thesis, a systematic ...
162 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The thesis addresses the algo...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
[[abstract]]An optimal algorithm for the VLSI floorplan area optimization problem is presented. The ...
International audienceAnalog Intellectual Property Cores design is still under study [1, 2]. The pre...
The design of a manufacturing layout is incomplete without consideration of aisle structure for mate...
This paper defines a new sliced layout architecture for compilation of arbitrary schematics (netlist...
The gap between VLSI technology and fabrication technology leads to strong refractive effects in lit...
As VLSI circuits become larger and more complex, the need to improve design automation tools becomes...
Slicing tree has been an effective tool for VLSI floorplan de-sign. Floorplanners using slicing tree...
A generalization of techniques already in use in digital floorplanning, introducing three types of b...
This paper proposes an optimization approach for macro-cell placement which minimizes the chip area...