AbstractIn bus interconnection networks every bus provides a communication medium between a set of processors. These networks are modeled by hypergraphs where vertices represent the processors and edges represent the buses. We survey the results obtained on the construction methods that connect a large number of processors in a bus network with given maximum processor degree Δ, maximum bus size r, and network diameter D. (In hypergraph terminology this problem is known as the (Δ,D, r)-hypergraph problem.)The problem for point-to-point networks (the case r = 2) has been extensively studied in the literature. As a result, several families of networks have been proposed. Some of these point-to-point networks can be used in the construction of ...
We derive a family of labeled, undirected graphs from the Stirling table of the first kind and inves...
AbstractCayley graphs of groups are presently being considered by the computer science community as ...
In this paper we describe four topologies for interconnecting many identical processors into a compu...
AbstractIn bus interconnection networks every bus provides a communication medium between a set of p...
. In most distributed memory MIMD multiprocessors, processors are connected by a point-to-point inte...
International audienceOur aim was to find bus interconnection networks which connect as many process...
AbstractIn this paper we attempt to maximize the order of graphs of given degree Δ and diameter D. T...
In recent years, there has been an increase in the number of group-based applications composed of co...
At the present, most of the proposed architectures for interconnecting nodes in processor networks a...
The Thompson model for VLSI networks is extended to model buses of varying sizes and physical widths...
Preliminary reportThe Thompson model for VLSI networks is extended to model buses of varying sizes a...
Abstract: In order to build large shared-memory multiprocessor systems that take advantage of curren...
A graph theoretical representation for a class of interconnection networks is suggested. The idea is...
The problem of embedding a guest graph G into a host graph H arises in the process of mapping a para...
We derive a family of labeled, undirected graphs from the Stirling table of the first kind and inves...
We derive a family of labeled, undirected graphs from the Stirling table of the first kind and inves...
AbstractCayley graphs of groups are presently being considered by the computer science community as ...
In this paper we describe four topologies for interconnecting many identical processors into a compu...
AbstractIn bus interconnection networks every bus provides a communication medium between a set of p...
. In most distributed memory MIMD multiprocessors, processors are connected by a point-to-point inte...
International audienceOur aim was to find bus interconnection networks which connect as many process...
AbstractIn this paper we attempt to maximize the order of graphs of given degree Δ and diameter D. T...
In recent years, there has been an increase in the number of group-based applications composed of co...
At the present, most of the proposed architectures for interconnecting nodes in processor networks a...
The Thompson model for VLSI networks is extended to model buses of varying sizes and physical widths...
Preliminary reportThe Thompson model for VLSI networks is extended to model buses of varying sizes a...
Abstract: In order to build large shared-memory multiprocessor systems that take advantage of curren...
A graph theoretical representation for a class of interconnection networks is suggested. The idea is...
The problem of embedding a guest graph G into a host graph H arises in the process of mapping a para...
We derive a family of labeled, undirected graphs from the Stirling table of the first kind and inves...
We derive a family of labeled, undirected graphs from the Stirling table of the first kind and inves...
AbstractCayley graphs of groups are presently being considered by the computer science community as ...
In this paper we describe four topologies for interconnecting many identical processors into a compu...