AbstractThe data converters are prerequisite for digital processing of analog signals. SAR ADC is preferred for their good balance between speed, area and power considerations. In this paper, we proposed a novel comparator design based on double tail architecture for an 8-bit successive approximation register analog-to-digital converter. We implemented 8 bit analog-to-digital converter contains a Successive Approximation register, Ring counter, SR-Latch, R2R Ladder type digital-to-analog convertor and a proposed novel comparator. The circuit is simulated using Predictive Technology model 70nm Technology using Tanner EDA tool. The average INL and DNL are less than 1 LSB and 1 LSB, respectively. At the sample rate of 250MHz (2GHz clock Freq) ...
A novice advanced architecture of 8-bit analog to digital converter is introduced and analyzed in th...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...
AbstractThe data converters are prerequisite for digital processing of analog signals. SAR ADC is pr...
High-performance integrated Analog-to-Digital Converters (ADC) play an indispensable role in digital...
This paper presents a high-speed and low-noise comparator implemented in a 28-nm bulk CMOS technolog...
We present a successive approximation register analog-to-digital converter (ADC) that employs a comp...
In recent years, there has been a growing need for Successive Approximation Register (SAR) Analog-to...
This paper presents a high-speed successive approximation register (SAR) analog-to-digital converter...
Nowadays, the development of the IC technology resulted in a growth of digital systems. Thus, Analog...
This report describes the author‘s final year project in the Circuits and Systems of Electrical and ...
International audienceIn this paper, a dynamic and power efficient 8-bit and100-MSPS Successive Appr...
Publisher Copyright: © 2022 IEEE.This paper presents a wideband 8-way time-interleaved (TI) 9-bit su...
High speed ADC architectures constitute the heart of many di erent applications such as wireless and...
This brief presents a 2-bit/cycle successive approximation register (SAR) analog-to-digital converte...
A novice advanced architecture of 8-bit analog to digital converter is introduced and analyzed in th...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...
AbstractThe data converters are prerequisite for digital processing of analog signals. SAR ADC is pr...
High-performance integrated Analog-to-Digital Converters (ADC) play an indispensable role in digital...
This paper presents a high-speed and low-noise comparator implemented in a 28-nm bulk CMOS technolog...
We present a successive approximation register analog-to-digital converter (ADC) that employs a comp...
In recent years, there has been a growing need for Successive Approximation Register (SAR) Analog-to...
This paper presents a high-speed successive approximation register (SAR) analog-to-digital converter...
Nowadays, the development of the IC technology resulted in a growth of digital systems. Thus, Analog...
This report describes the author‘s final year project in the Circuits and Systems of Electrical and ...
International audienceIn this paper, a dynamic and power efficient 8-bit and100-MSPS Successive Appr...
Publisher Copyright: © 2022 IEEE.This paper presents a wideband 8-way time-interleaved (TI) 9-bit su...
High speed ADC architectures constitute the heart of many di erent applications such as wireless and...
This brief presents a 2-bit/cycle successive approximation register (SAR) analog-to-digital converte...
A novice advanced architecture of 8-bit analog to digital converter is introduced and analyzed in th...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...