Asynchronous data communication mechanisms (ACMs) have been extensively studied as data connectors between independently timed concurrent processes. In this work an automatic method for synthesis of re-reading ACMs is introduced. This method is is oriented to the generation of hardware artifacts. The behavior of re-reading ACMs is formally defined and the correctness properties are discussed. Then it is shown how to generate the ACMs specifications and how they can be translated into a proper hardware implementation. Verilog has been used as the target language to describe the hardware being synthesized.Peer ReviewedPostprint (published version
technical reportAsynchronous/'Self-Timed designs are beginning to attract attention as promising mea...
This paper presents a system for specifying the behavior of asynchronous sequential circuits. The sy...
AbstractWe propose a method for synthesising a set of components from a high-level specification of ...
Asynchronous data communication mechanisms (ACMs) have been extensively studied as data connectors b...
Asynchronous data communication mechanisms (ACMs) have been extensively studied as data connectors b...
Asynchronous data communication mechanisms (ACMs) have been extensively studied as data connectors b...
This paper describes the synthesis and hardware implementation of a signal-type asynchronous data co...
Journal ArticleThis paper describes a method of synthesis of asynchronous circuits with relative tim...
Journal ArticleRecent practical advances in asynchronous circuit and system design have resulted in ...
Journal ArticleAsynchronous systems are being viewed as an increasingly viable alternative to purel...
As the complexity of synchronous circuits grows, problems such as power consumption, thermal dissipa...
Asynchronous implementation techniques, which measure logic delays at run time and activate registe...
[[abstract]]We propose a method for synthesizing from a behavioral description in a hardware descrip...
This paper presents a compiler from a standard Hardware Description Language (Verilog HDL) to an asy...
Encouraged by the results of almost a decade of research and experimentation, we claim that tomorrow...
technical reportAsynchronous/'Self-Timed designs are beginning to attract attention as promising mea...
This paper presents a system for specifying the behavior of asynchronous sequential circuits. The sy...
AbstractWe propose a method for synthesising a set of components from a high-level specification of ...
Asynchronous data communication mechanisms (ACMs) have been extensively studied as data connectors b...
Asynchronous data communication mechanisms (ACMs) have been extensively studied as data connectors b...
Asynchronous data communication mechanisms (ACMs) have been extensively studied as data connectors b...
This paper describes the synthesis and hardware implementation of a signal-type asynchronous data co...
Journal ArticleThis paper describes a method of synthesis of asynchronous circuits with relative tim...
Journal ArticleRecent practical advances in asynchronous circuit and system design have resulted in ...
Journal ArticleAsynchronous systems are being viewed as an increasingly viable alternative to purel...
As the complexity of synchronous circuits grows, problems such as power consumption, thermal dissipa...
Asynchronous implementation techniques, which measure logic delays at run time and activate registe...
[[abstract]]We propose a method for synthesizing from a behavioral description in a hardware descrip...
This paper presents a compiler from a standard Hardware Description Language (Verilog HDL) to an asy...
Encouraged by the results of almost a decade of research and experimentation, we claim that tomorrow...
technical reportAsynchronous/'Self-Timed designs are beginning to attract attention as promising mea...
This paper presents a system for specifying the behavior of asynchronous sequential circuits. The sy...
AbstractWe propose a method for synthesising a set of components from a high-level specification of ...