Les progrès dans les technologies à base de semi-conducteurs et la demande croissante de puissance de calcul poussent vers une intégration dans une même puce de plus en plus de processeurs intégrés. Par conséquent les réseaux sur puce remplacent progressivement les bus de communication, ceux-ci offrant plus de débit et permettant une mise à l'échelle simplifiée. Parallèlement, la réduction de la finesse de gravure entraine une augmentation de la sensibilité des circuits au processus de fabrication et à son environnement d'utilisation. Les défauts de fabrication et le taux de défaillances pendant la durée de vie du circuit augmentent lorsque l'on passe d'une technologie à une autre. Intégrer des techniques de tolérance aux fautes dans un cir...
In this work, we propose a fault-tolerant framework for Network on Chips (NoC) to achieve maximum pe...
AbstractNetwork-on-Chip has become a hot spot in the field of complex System-on-Chip for its effecti...
In this paper we propose a distributed routing algorithm for networks-on-chip (NoCs) that can dynami...
Les systèmes embarqués sur puce modernes intègrent des milliards de transistors et des composants in...
The growing complexity of Multiprocessor Systems on Chips (MPSoCs) is requiring communication resour...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
Technology scaling has proceeded into dimensions in which the reliability of manufactured devices i...
International audienceThe use of fault-tolerant mechanism is essential to ensure the correct functio...
Network-on-Chip (NoC) is a key component in chip multiprocessors (CMPs) as it supports communication...
Rapid scaling of transistor gate sizes has increased the density of on-chip integration and paved th...
The continuing advances in processing technology result in significant decreases in the feature size...
Deep submicron technologies continue to develop according to Moore’s law allowing hundreds of proces...
Puttmann C, Porrmann M, Rückert U. Extending GigaNoC towards a Dependable Network-on-Chip. In: Dige...
Network on chip (NoC) is a design space covered by the manifold combinations of network topology opt...
Les besoins de performance des systèmes sur puce embarqués augmentant sans cesse pour satisfaire des...
In this work, we propose a fault-tolerant framework for Network on Chips (NoC) to achieve maximum pe...
AbstractNetwork-on-Chip has become a hot spot in the field of complex System-on-Chip for its effecti...
In this paper we propose a distributed routing algorithm for networks-on-chip (NoCs) that can dynami...
Les systèmes embarqués sur puce modernes intègrent des milliards de transistors et des composants in...
The growing complexity of Multiprocessor Systems on Chips (MPSoCs) is requiring communication resour...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
Technology scaling has proceeded into dimensions in which the reliability of manufactured devices i...
International audienceThe use of fault-tolerant mechanism is essential to ensure the correct functio...
Network-on-Chip (NoC) is a key component in chip multiprocessors (CMPs) as it supports communication...
Rapid scaling of transistor gate sizes has increased the density of on-chip integration and paved th...
The continuing advances in processing technology result in significant decreases in the feature size...
Deep submicron technologies continue to develop according to Moore’s law allowing hundreds of proces...
Puttmann C, Porrmann M, Rückert U. Extending GigaNoC towards a Dependable Network-on-Chip. In: Dige...
Network on chip (NoC) is a design space covered by the manifold combinations of network topology opt...
Les besoins de performance des systèmes sur puce embarqués augmentant sans cesse pour satisfaire des...
In this work, we propose a fault-tolerant framework for Network on Chips (NoC) to achieve maximum pe...
AbstractNetwork-on-Chip has become a hot spot in the field of complex System-on-Chip for its effecti...
In this paper we propose a distributed routing algorithm for networks-on-chip (NoCs) that can dynami...