In this brief, we propose a discrete-time framework for the modeling and studying of all-digital phase-locked loop (ADPLL) networks with applications in clock-generating systems. The framework is based on a set of nonlinear stochastic iterating maps and allows us to study a distributed ADPLL network of arbitrary topology. We determine the optimal set of control parameters for the reliable synchronous clocking regime, taking into account the intrinsic noise from both local and reference oscillators. The simulation results demonstrate very good agreement with experimental measurements of a 65-nm CMOS ADPLL network. This brief shows that an ADPLL network can be synchronized both in frequency and phase. We show that for a large Cartesian networ...
International audienceThis brief addresses the problem of clock generation and distribution in globa...
International audienceClock distribution networks of synchronized oscillators are an alternative app...
International audienceThis paper presents an FPGA platform for the design and study of network of co...
In this brief, we propose a discrete-time framework for the modeling and studying of all-digital pha...
International audienceIn this paper, we derive a mathematical model of an All-Digital Phase-Locked L...
2016 IEEE International Conference on Electronics, Circuits and Systems (ICECS)In this paper, we der...
2016 IEEE International Conference on Electronics, Circuits and Systems (ICECS)In this paper, we der...
The 2017 IEEE International Symposium on Circuits and Systems (ISCAS), Baltimore, United States of A...
The 2017 IEEE International Symposium on Circuits and Systems (ISCAS), Baltimore, United States of A...
In this paper, we introduce a reconfigurable oscillatory network that generates a synchronous and di...
In this paper, we introduce a reconfigurable oscillatory network that generates a synchronous and di...
International audienceThis paper analyses the stability of the synchronized state in Cartesian netwo...
International audienceThis paper analyses the stability of the synchronized state in Cartesian netwo...
International audienceThis brief addresses the problem of clock generation and distribution in globa...
International audienceThis brief addresses the problem of clock generation and distribution in globa...
International audienceThis brief addresses the problem of clock generation and distribution in globa...
International audienceClock distribution networks of synchronized oscillators are an alternative app...
International audienceThis paper presents an FPGA platform for the design and study of network of co...
In this brief, we propose a discrete-time framework for the modeling and studying of all-digital pha...
International audienceIn this paper, we derive a mathematical model of an All-Digital Phase-Locked L...
2016 IEEE International Conference on Electronics, Circuits and Systems (ICECS)In this paper, we der...
2016 IEEE International Conference on Electronics, Circuits and Systems (ICECS)In this paper, we der...
The 2017 IEEE International Symposium on Circuits and Systems (ISCAS), Baltimore, United States of A...
The 2017 IEEE International Symposium on Circuits and Systems (ISCAS), Baltimore, United States of A...
In this paper, we introduce a reconfigurable oscillatory network that generates a synchronous and di...
In this paper, we introduce a reconfigurable oscillatory network that generates a synchronous and di...
International audienceThis paper analyses the stability of the synchronized state in Cartesian netwo...
International audienceThis paper analyses the stability of the synchronized state in Cartesian netwo...
International audienceThis brief addresses the problem of clock generation and distribution in globa...
International audienceThis brief addresses the problem of clock generation and distribution in globa...
International audienceThis brief addresses the problem of clock generation and distribution in globa...
International audienceClock distribution networks of synchronized oscillators are an alternative app...
International audienceThis paper presents an FPGA platform for the design and study of network of co...