This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows it to significantly save power through complexity reduction of its phase locking and detection mechanisms. The predictive nature of the ADPLL to estimate next edge occurrence of the reference clock is exploited here to reduce the timing range and thus complexity of the fractional part of the phase detection mechanism as implemented by a time-to-digital converter (TDC) and to ease the clock retiming circuit. In addition, the integer part, which counts the DCO clock edges, can be disabled to save power once the loop has achieved lock. It can be widely used in fields of fractional-N frequency multiplication and frequency/phase modulation. The p...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
Graduation date: 2007A digital implementation of a PLL has several advantages compared to its\ud ana...
The purpose of this research is to study fully-synthesizable clock generation circuits, which are wi...
This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows...
This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows...
The All digital phase-locked loops (ADPLL) widely employed in the data communication systems includi...
[[abstract]]An all-digital phase-locked loop (ADPLL) circuit is presented. The feature of the ADPLL ...
[[abstract]]The cores of the all-digital phase-locked loop (ADPLL) are the switch-tuning digital con...
[[abstract]]In this paper a new architecture for all digital phase locked loop (ADPLL) is proposed T...
An all-digital phase-locked loop (ADPLL) with all components working with time interval or period si...
2016 IEEE International Conference on Electronics, Circuits and Systems (ICECS)In this paper, we der...
[[abstract]]This paper is to design and implement an all digital phase-locked loop (ADPLL) circuit. ...
Abstract — In this paper, we present some contributions to the analysis and implementation of a Pha...
Abstract—An all-digital phase-locked loop (ADPLL) for high-speed clock generation is presented in th...
High performance digital phase locked loops (DPLLs) have been proposed as alternatives to traditiona...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
Graduation date: 2007A digital implementation of a PLL has several advantages compared to its\ud ana...
The purpose of this research is to study fully-synthesizable clock generation circuits, which are wi...
This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows...
This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows...
The All digital phase-locked loops (ADPLL) widely employed in the data communication systems includi...
[[abstract]]An all-digital phase-locked loop (ADPLL) circuit is presented. The feature of the ADPLL ...
[[abstract]]The cores of the all-digital phase-locked loop (ADPLL) are the switch-tuning digital con...
[[abstract]]In this paper a new architecture for all digital phase locked loop (ADPLL) is proposed T...
An all-digital phase-locked loop (ADPLL) with all components working with time interval or period si...
2016 IEEE International Conference on Electronics, Circuits and Systems (ICECS)In this paper, we der...
[[abstract]]This paper is to design and implement an all digital phase-locked loop (ADPLL) circuit. ...
Abstract — In this paper, we present some contributions to the analysis and implementation of a Pha...
Abstract—An all-digital phase-locked loop (ADPLL) for high-speed clock generation is presented in th...
High performance digital phase locked loops (DPLLs) have been proposed as alternatives to traditiona...
The fractional-N frequency synthesis based on Digital Phase Locked Loop (DPLLs) has become a conven...
Graduation date: 2007A digital implementation of a PLL has several advantages compared to its\ud ana...
The purpose of this research is to study fully-synthesizable clock generation circuits, which are wi...