Two trends are of major concern for digital circuit designers: the relative increase of interconnect delays with respect to gate delays and the demand for design reuse. Both pose difficult problems to synchronous design styles, and can be tackled more naturally within the asynchronous paradigm. Unfortunately even in asynchronous design the normal hypotheses about the delays of gates and wires are often overly optimistic. One of the popular assumptions is to consider gate delays to be arbitrary while neglecting the skew in wire delays (so-called speed-independence (SI) assumption). Taking wire delays into account is possible and in its extreme leads to delay-insensitive (DI) implementations which work correctly under any wire delay distribut...
Journal ArticleThis paper presents a new method to synthesize timed asynchronous circuits directly f...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...
AbstractWe consider the problem of synthesizing the asynchronous wrappers and glue logic needed for ...
Deep submicron technology calls for new design techniques, in which wire and gate delays are account...
Journal ArticleIn this paper we present a systematic procedure to synthesize timed asynchronous cir...
Journal ArticleThis paper presents a design flow for timed asynchronous circuits. It introduces laz...
PhD ThesisWith continued advancement in semiconductor manufacturing tech- nologies, process variati...
SoC design will require asynchronous techniques as the large parameter variations across the chip wi...
This paper presents a design flow for timed asynchronous circuits. It introduces lazy transitions sy...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Journal ArticleThis paper describes a method of synthesis of asynchronous circuits with relative tim...
This paper presents a proof that the adversary path timing assumption is both necessary and suffici...
Asynchronous implementation techniques, which measure logic delays at run time and activate registe...
Journal ArticleThis paper presents a new method to synthesize timed asynchronous circuits directly f...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...
AbstractWe consider the problem of synthesizing the asynchronous wrappers and glue logic needed for ...
Deep submicron technology calls for new design techniques, in which wire and gate delays are account...
Journal ArticleIn this paper we present a systematic procedure to synthesize timed asynchronous cir...
Journal ArticleThis paper presents a design flow for timed asynchronous circuits. It introduces laz...
PhD ThesisWith continued advancement in semiconductor manufacturing tech- nologies, process variati...
SoC design will require asynchronous techniques as the large parameter variations across the chip wi...
This paper presents a design flow for timed asynchronous circuits. It introduces lazy transitions sy...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Journal ArticleThis paper describes a method of synthesis of asynchronous circuits with relative tim...
This paper presents a proof that the adversary path timing assumption is both necessary and suffici...
Asynchronous implementation techniques, which measure logic delays at run time and activate registe...
Journal ArticleThis paper presents a new method to synthesize timed asynchronous circuits directly f...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...