Automatic test pattern generation (ATPG) is the next step after synthesis in the process of chip manufacturing. The ATPG may not be successful in generating tests for all multiple stuck-at faults since the number of fault combinations is large. Hence a need arises for highly testable designs which have 100% fault efficiency under the multiple stuck-at fault(MSAF) model. In this paper we investigate the testability of ROBDD based 2x1 mux implemented combinational circuit design. We show that the ROBDD based 2x1 mux implemented circuit is fully testable under multiple stuck-at fault model. Principles of pseudoexhaustive testing and multiple stuck-at fault testing of two level AND-OR gates are applied to one sub-circuit(2x1 mux). We show that ...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
We present a technique to derive fully testable circuits under the Stuck-At Fault Model (SAFM) and t...
Automatic test pattern generation (ATPG) is the next step after synthesis in the process of chip man...
Synthesis for Testability has become a major issue as the size and complexity of circuits and system...
This paper presents a new method to generate test patterns for multiple stuck-at faults in combinati...
An efficient method is proposed for detecting hard- to-detect stuck-at faults of combinational circu...
Applications of reversible circuits can be found in the fields of low-power computation, cryptograph...
In combinational logic circuits, stuck-at faults are permanent faults that are modelled as logical p...
ISBN: 0818687045We propose a new approach to generate diagnostic tests and localize single gate desi...
In combinational logic circuits the generation of complete fault detection test sets requires the de...
We propose a procedure for determining fault detection tests for single and multiple fault in combin...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
We give an algorithm to model any given multiple stuck-at fault as a single stuck-at fault. The proc...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
We present a technique to derive fully testable circuits under the Stuck-At Fault Model (SAFM) and t...
Automatic test pattern generation (ATPG) is the next step after synthesis in the process of chip man...
Synthesis for Testability has become a major issue as the size and complexity of circuits and system...
This paper presents a new method to generate test patterns for multiple stuck-at faults in combinati...
An efficient method is proposed for detecting hard- to-detect stuck-at faults of combinational circu...
Applications of reversible circuits can be found in the fields of low-power computation, cryptograph...
In combinational logic circuits, stuck-at faults are permanent faults that are modelled as logical p...
ISBN: 0818687045We propose a new approach to generate diagnostic tests and localize single gate desi...
In combinational logic circuits the generation of complete fault detection test sets requires the de...
We propose a procedure for determining fault detection tests for single and multiple fault in combin...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
We give an algorithm to model any given multiple stuck-at fault as a single stuck-at fault. The proc...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
The design of easily testable CMOS combinational circuits is discussed. Two CMOS structured design t...
We present a technique to derive fully testable circuits under the Stuck-At Fault Model (SAFM) and t...