International audienceThis paper proposes an innovative Floating Point (FP) architecture for Variable Precision (VP) computation suitable for high precision FP computing, based on a refined version of the UNUM type I format. This architecture supports VP FP intervals where each interval endpoint can have up to 512 bits of mantissa. The proposed hardware architecture is pipelined and has an internal word-size of 64 bits. Computations on longer mantissas are performed iteratively on the existing hardware. The prototype is integrated in a RISC-V environment, it is exposed to the user through an instruction set extension. The paper we provide an example of software usage. The system has been prototyped on a FPGA (Field-Programmable Gate Array) ...
International audienceGPUs are an important hardware development platform for problems where massive...
The high performance and capacity of current FPGAs makes them suitable as acceleration co-processors...
International audienceFloating-point operators on FPGAs do not have to be identical to the ones avai...
International audienceThis paper proposes an innovative Floating Point (FP) architecture for Variabl...
International audienceThe popularity and community-driven development model of RISCV have opened man...
Most of the Floating-Point (FP) hardware units support the formats and the operations specified in t...
International audienceThe high performance and capacity of current FPGAs makes them suitable as acce...
Full-precision Floating-Point Units (FPUs) can be a source of extensive hardware overhead in general...
The crisis of Moore's law and new dominant Machine Learning workloads require a paradigm shift towar...
Many computationally intensive scientific applications involve repetitive floating point operations ...
It has been shown that FPGAs could outperform high-end microprocessors on floating-point computation...
In this paper, we propose a Internet-based Cloud computing service that provides computing, storage ...
International audienceThis article presents a floating-point exponential operator generator targetin...
International audienceVariable Precision (VP) Floating Point (FP) is a solution to compensate accumu...
Floating-point (FP) operations defined in IEEE 754-2008 Standard for Floating-Point Arithmetic can p...
International audienceGPUs are an important hardware development platform for problems where massive...
The high performance and capacity of current FPGAs makes them suitable as acceleration co-processors...
International audienceFloating-point operators on FPGAs do not have to be identical to the ones avai...
International audienceThis paper proposes an innovative Floating Point (FP) architecture for Variabl...
International audienceThe popularity and community-driven development model of RISCV have opened man...
Most of the Floating-Point (FP) hardware units support the formats and the operations specified in t...
International audienceThe high performance and capacity of current FPGAs makes them suitable as acce...
Full-precision Floating-Point Units (FPUs) can be a source of extensive hardware overhead in general...
The crisis of Moore's law and new dominant Machine Learning workloads require a paradigm shift towar...
Many computationally intensive scientific applications involve repetitive floating point operations ...
It has been shown that FPGAs could outperform high-end microprocessors on floating-point computation...
In this paper, we propose a Internet-based Cloud computing service that provides computing, storage ...
International audienceThis article presents a floating-point exponential operator generator targetin...
International audienceVariable Precision (VP) Floating Point (FP) is a solution to compensate accumu...
Floating-point (FP) operations defined in IEEE 754-2008 Standard for Floating-Point Arithmetic can p...
International audienceGPUs are an important hardware development platform for problems where massive...
The high performance and capacity of current FPGAs makes them suitable as acceleration co-processors...
International audienceFloating-point operators on FPGAs do not have to be identical to the ones avai...