\u3cp\u3eThis paper presents a compact 10-b successive approximation register analog-to-digital converter (SAR ADC) in 65-nm CMOS with an integrated passive finite impulse response (FIR) filter for anti-aliasing. Conventional switched-capacitor digital-to-analog converters (DACs) are usually implemented with unit elements for the best matching performance, at the cost of increased chip area. Instead, this paper proposes a unit-length capacitor implementation, which minimizes the number of components and thus minimizes area, while also achieving good linearity (integral non-linearity of 0.39 LSB, differential non-linearity of 0.55 LSB, and SFDR of 75 dB) despite using a small LSB capacitor of 125 aF. The 10-b SAR ADC occupies only 36 × 36 µm...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
A new architecture for successive-approximation register analog-to-digital converters (SAR ADC) usin...
In sensor applications, low-power and moderate-high resolution analog-to-digital converters (ADCs) a...
This paper presents a compact 10-b successive approximation register analog-to-digital converter (SA...
This work presents a small-size 10b 10MS/s SAR ADC with an integrated passive anti-aliasing filter, ...
This work presents a small-size 10b 10MS/s SAR ADC with an integrated passive anti-aliasing filter, ...
\u3cp\u3eThis work presents a small-size 10b 10MS/s SAR ADC with an integrated passive anti-aliasing...
An analog-to-digital converter (ADC) with a medium sampling rate (a few MS/s to a few tens of MS/s) ...
The conventional binary weighted array successive approximation register (SAR) analog-to-digital con...
This paper presents a 7.9 fJ /conversion-step 10-bit 125 MS/s successive approximation register(SAR)...
approximation register (SAR) analog-to-digital converter (ADC) is fabricated in 65-nm CMOS. With the...
This paper presents a 12-bit, 100 MS/s successive approximation register (SAR) analog-to-digital con...
An 11-bit 10 MS/s successive approximation register (SAR) analog-to-digital converter (ADC) is propo...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
A new architecture for successive-approximation register analog-to-digital converters (SAR ADC) usin...
In sensor applications, low-power and moderate-high resolution analog-to-digital converters (ADCs) a...
This paper presents a compact 10-b successive approximation register analog-to-digital converter (SA...
This work presents a small-size 10b 10MS/s SAR ADC with an integrated passive anti-aliasing filter, ...
This work presents a small-size 10b 10MS/s SAR ADC with an integrated passive anti-aliasing filter, ...
\u3cp\u3eThis work presents a small-size 10b 10MS/s SAR ADC with an integrated passive anti-aliasing...
An analog-to-digital converter (ADC) with a medium sampling rate (a few MS/s to a few tens of MS/s) ...
The conventional binary weighted array successive approximation register (SAR) analog-to-digital con...
This paper presents a 7.9 fJ /conversion-step 10-bit 125 MS/s successive approximation register(SAR)...
approximation register (SAR) analog-to-digital converter (ADC) is fabricated in 65-nm CMOS. With the...
This paper presents a 12-bit, 100 MS/s successive approximation register (SAR) analog-to-digital con...
An 11-bit 10 MS/s successive approximation register (SAR) analog-to-digital converter (ADC) is propo...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
This paper presents a 10 bit 100 MS/s asynchronous successive approximation register (SAR) analog-to...
A new architecture for successive-approximation register analog-to-digital converters (SAR ADC) usin...
In sensor applications, low-power and moderate-high resolution analog-to-digital converters (ADCs) a...