\u3cp\u3ePower gating (PG) has emerged as an effective technique to reduce standby leakage power in portable devices where battery life time is vital. However, it comes at the cost of timing overhead which is a problem for most of the applications where real-time constraints exist. Designing efficient power gated circuits is very challenging problem due to contrasting requirements in active mode (low timing overhead implying larger power switch size) and standby mode (low standby leakage power implying smaller power switch size). In this work, we show that applying Forward Body Biasing (FBB) to the logic gates in conjunction with power gating (PG + FBB) will provide us with an additional degree of freedom which can be utilized to improve th...
ABSTRACT: In most recent CMOS feature sizes (e.g., 90nm and 45nm), leakage power dissipation has bec...
This paper proposes a novel approach to minimize leakage currents in CMOS circuits during the off-st...
Clock gating (CG) and power gating (PG) the two most widely used techniques to reduce dynamic power ...
Leakage power minimization has become an important issue with technology scaling. Variable threshold...
Abstract — This paper describes a new power minimizing method by optimizing supply voltage control a...
With the technology process scaling, leakage power dissipation is becoming a growing number of perce...
Power-gating has proved to be one of the most effective solutions for reducing stand-by leakage powe...
[[abstract]]©2008 IEEE-Leakage power has become a major concern in mobile device and power gating is...
The continuous scaling down of transistor feature size poses several challenges to integrated circui...
Abstract — Power gating is widely accepted as an efficient way to suppress subthreshold leakage curr...
Increased downscaling of CMOS circuits with respect to feature size and threshold voltage has a resu...
[[abstract]]Power consumption has gained much saliency in circuit design recently. One design proble...
\u3cp\u3eLeakage power (active and standby) is becoming increasingly dominant part of total power co...
Abstract — Flip-flops are critical timing elements in digital circuits which have a large impact on ...
Power consumption has gained much saliency in cir-cuit design recently. One design problem is modell...
ABSTRACT: In most recent CMOS feature sizes (e.g., 90nm and 45nm), leakage power dissipation has bec...
This paper proposes a novel approach to minimize leakage currents in CMOS circuits during the off-st...
Clock gating (CG) and power gating (PG) the two most widely used techniques to reduce dynamic power ...
Leakage power minimization has become an important issue with technology scaling. Variable threshold...
Abstract — This paper describes a new power minimizing method by optimizing supply voltage control a...
With the technology process scaling, leakage power dissipation is becoming a growing number of perce...
Power-gating has proved to be one of the most effective solutions for reducing stand-by leakage powe...
[[abstract]]©2008 IEEE-Leakage power has become a major concern in mobile device and power gating is...
The continuous scaling down of transistor feature size poses several challenges to integrated circui...
Abstract — Power gating is widely accepted as an efficient way to suppress subthreshold leakage curr...
Increased downscaling of CMOS circuits with respect to feature size and threshold voltage has a resu...
[[abstract]]Power consumption has gained much saliency in circuit design recently. One design proble...
\u3cp\u3eLeakage power (active and standby) is becoming increasingly dominant part of total power co...
Abstract — Flip-flops are critical timing elements in digital circuits which have a large impact on ...
Power consumption has gained much saliency in cir-cuit design recently. One design problem is modell...
ABSTRACT: In most recent CMOS feature sizes (e.g., 90nm and 45nm), leakage power dissipation has bec...
This paper proposes a novel approach to minimize leakage currents in CMOS circuits during the off-st...
Clock gating (CG) and power gating (PG) the two most widely used techniques to reduce dynamic power ...