Current generation of computers is based on binary logic. There are two types or operations executed in this generation i.e., mathematical and logical operations. Logical instructions use binary logic operations while the mathematical operations yet again use the mathematical operations based on binary logic. This article introduces a new idea based on Multi-Valued Logic (MVL) to build a full adder. Here mathematical and logical operations are considered separately. The reported work only considers mathematical operation and more specifically the full adder. The proposed full-adder circuit is based on Operational Amplifier (Op-Amp) and uses MVL with seven electrical levels for its design. This work is implemented in voltage mode and it is a...
This thesis presents a self-restored current-mode CMOS multiple-valued logic (MVL) design architectu...
Adders are the main components in digital designs which are used not only for addition but can be us...
This paper presents multiple-operand adder-subtractor based on Nikhilam Sutra of Vedic mathematics. ...
Over the last two decades, design using Multiple-Valued Logic (MVL) has been receiving considerable ...
Abstract — Adder trees are the crucial design blocks of many arithmetic VLSI circuits. Alternative i...
Design of the binary logic circuits is limited by the requirement of the interconnections. A possibl...
Design of the binary logic circuits is limited by the requirement of the interconnections. A possibl...
Adders being the lowest building block in circuits, if can handle more data then certainly it can le...
Abstract: The thesis describes the design and implementation of a carry save adder cell for multi-va...
Multiple-valued logic (MVL) circuits can be designed and implemented, utilizing 4 levels of logic, i...
Abstract — This paper proposed the design of high speed Full adder using digital logic technique. An...
In this paper, a new ternary adders which are fundamental components of ternary addition, are presen...
This thesis describes the design and implementation of a carry save adder cell for multivalued logic...
This paper presents arithmetic operations like addition, subtraction and multiplications in Modulo-4...
In the last decade, we have seen how Moore's law has lost its validity because it has reached the ph...
This thesis presents a self-restored current-mode CMOS multiple-valued logic (MVL) design architectu...
Adders are the main components in digital designs which are used not only for addition but can be us...
This paper presents multiple-operand adder-subtractor based on Nikhilam Sutra of Vedic mathematics. ...
Over the last two decades, design using Multiple-Valued Logic (MVL) has been receiving considerable ...
Abstract — Adder trees are the crucial design blocks of many arithmetic VLSI circuits. Alternative i...
Design of the binary logic circuits is limited by the requirement of the interconnections. A possibl...
Design of the binary logic circuits is limited by the requirement of the interconnections. A possibl...
Adders being the lowest building block in circuits, if can handle more data then certainly it can le...
Abstract: The thesis describes the design and implementation of a carry save adder cell for multi-va...
Multiple-valued logic (MVL) circuits can be designed and implemented, utilizing 4 levels of logic, i...
Abstract — This paper proposed the design of high speed Full adder using digital logic technique. An...
In this paper, a new ternary adders which are fundamental components of ternary addition, are presen...
This thesis describes the design and implementation of a carry save adder cell for multivalued logic...
This paper presents arithmetic operations like addition, subtraction and multiplications in Modulo-4...
In the last decade, we have seen how Moore's law has lost its validity because it has reached the ph...
This thesis presents a self-restored current-mode CMOS multiple-valued logic (MVL) design architectu...
Adders are the main components in digital designs which are used not only for addition but can be us...
This paper presents multiple-operand adder-subtractor based on Nikhilam Sutra of Vedic mathematics. ...