In this paper, a CMOS analog-to-digital converter (ADC) with an 8-bit 500MSPS at 1.8V is designed. The architecture of the proposed ADC is based on a Folding ADC with a cascaded-folding and a cascaded-interpolation structure. A self-linearized preamplifier with source degeneration technique and a folder averaging technique for the high-performance are introduced. Further, a novel auto-switching encoder is also proposed. The chip has been fabricated with 0.18μm 1-poly 5-metal CMOS technology. The active chip area is 0.79mm2 and it consumes about 200mW at 1.8V power supply. The DNL and INL are within ±0.6/±0.6LSB, respectively. The measured result of SNDR is 47.05dB
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
Abstract — Analog to Digital converter plays an important role as the interface between analog and d...
In this paper, a CMOS analog-to-digital converter (ADC) with an 8-bit 500MSPS at 1.8V is designed. T...
Thesis (M.Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
This paper presents an 8-bit low power cascaded folding and interpolating analog-to-digital converte...
A CMOS analog to digital converter based on the folding and interpolating technique is presented. Th...
An 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is presented. A...
An 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is presented.A ...
A 8-bit 150MHz low-power CMOS folding and interpolating analog-to-digital converter with a fully-fol...
A CMOS analog to digital converter based on the folding and interpolating technique is presented. Th...
grantor: University of TorontoThis thesis deals with the design and implementation of an ...
This paper describes an 8-bit 125 MHz low-power CMOS fully-folding analog-to-digital converter (ADC)...
An 8-bit 200 MS/s CMOS 2-stage cascaded folding/interpolating ADC chip was implemented by applying a...
Abstract—An ADC using folding and interpolating tech-niques has been realised in 0.35 µm CMOS. A cur...
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
Abstract — Analog to Digital converter plays an important role as the interface between analog and d...
In this paper, a CMOS analog-to-digital converter (ADC) with an 8-bit 500MSPS at 1.8V is designed. T...
Thesis (M.Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
This paper presents an 8-bit low power cascaded folding and interpolating analog-to-digital converte...
A CMOS analog to digital converter based on the folding and interpolating technique is presented. Th...
An 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is presented. A...
An 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is presented.A ...
A 8-bit 150MHz low-power CMOS folding and interpolating analog-to-digital converter with a fully-fol...
A CMOS analog to digital converter based on the folding and interpolating technique is presented. Th...
grantor: University of TorontoThis thesis deals with the design and implementation of an ...
This paper describes an 8-bit 125 MHz low-power CMOS fully-folding analog-to-digital converter (ADC)...
An 8-bit 200 MS/s CMOS 2-stage cascaded folding/interpolating ADC chip was implemented by applying a...
Abstract—An ADC using folding and interpolating tech-niques has been realised in 0.35 µm CMOS. A cur...
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
Abstract — Analog to Digital converter plays an important role as the interface between analog and d...