This paper presents a solution to the problem of sequential multi-level logic synthesis of asynchronous speed-independent circuits. The starting point is a technology-independent speed-independent circuit obtained using, e.g., the monotonous cover conditions. We describe an algorithm for the factorization of this circuit aimed at implementing it in a given standard cell library, while preserving speed-independence. The algorithm exploits known efficient factorization techniques from combinational multi-level logic synthesis, but achieves also Boolean simplification. Experimental results show a significant improvement in terms of number and complexity of solvable circuits with respect to existing methods.Peer ReviewedPostprint (published ver...
This paper presents a novel technique for synthesis of speed-independent circuits. It is based on pa...
This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-i...
Journal ArticleAbstract This paper presents an automated procedure for the technology mapping of ti...
This paper presents a solution to the problem of sequential multi-level logic synthesis of asynchron...
This paper presents theory and practical implementation of a method for multi-level logic synthesis ...
This paper presents a new technique for decomposition and technology mapping of speed-independent ci...
This paper presents a new technique for decomposition and technology mapping of speed-independent ci...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
This paper presents a set of sufficient conditions for the gate-level synthesis of speed-independent...
Journal ArticleAbstract-This paper presents theory and algorithms for the synthesis of standard C-im...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Journal ArticleThis paper presents a decomposition method for speedindependent circuit design that i...
[[abstract]]This paper presents a time-efficient method for the decomposition and resynthesis of spe...
This technical report presents a set of sufficient conditions for the gate-level synthesis of speedi...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
This paper presents a novel technique for synthesis of speed-independent circuits. It is based on pa...
This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-i...
Journal ArticleAbstract This paper presents an automated procedure for the technology mapping of ti...
This paper presents a solution to the problem of sequential multi-level logic synthesis of asynchron...
This paper presents theory and practical implementation of a method for multi-level logic synthesis ...
This paper presents a new technique for decomposition and technology mapping of speed-independent ci...
This paper presents a new technique for decomposition and technology mapping of speed-independent ci...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
This paper presents a set of sufficient conditions for the gate-level synthesis of speed-independent...
Journal ArticleAbstract-This paper presents theory and algorithms for the synthesis of standard C-im...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Journal ArticleThis paper presents a decomposition method for speedindependent circuit design that i...
[[abstract]]This paper presents a time-efficient method for the decomposition and resynthesis of spe...
This technical report presents a set of sufficient conditions for the gate-level synthesis of speedi...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
This paper presents a novel technique for synthesis of speed-independent circuits. It is based on pa...
This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-i...
Journal ArticleAbstract This paper presents an automated procedure for the technology mapping of ti...