Scan-based delay testing increases power consumption, particularly peak power, due to excessive simultaneous signal switching. The instantaneous current changes increase the ground level during signal switching, slowing down the operational speed. When the switching activity increases during test operations, it is necessary to pay special attention to determine whether the speed failures are due to extra switching, since the blind application of delay testing can greatly affect the yield of a device. This paper demonstrates that cycle time adjustment is best suited to compensate for the timing issues resulting from the higher switching activity in delay testing. In the proposed method, the power pins are disconnected in an increasing number...
This paper shows that existing delay-based testing techniques for power gating exhibit both fault co...
The application of Dynamic Voltage Scaling (DVS) to reduce energy consumption may have a detrimental...
International audienceHigh-quality at-speed scan testing, characterized by high small-delay-defect d...
Reducing power dissipation during test has been an active area of academic and industrial research f...
Abstract — With increasing process fluctuations in nano-scale technology, testing for delay faults i...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
Delay testing is one of key processes in production test to ensure high quality and high reliability...
Significant peak power (PP), thus power droop (PD), during test is a serious concern for modern, com...
To meet the market demand, next generation of technology appears with increasing speed and performan...
Devices such as microcontrollers are often required to operate across a wide range of voltage and te...
As manufacturing technology scales down to 65nm and below, fabricated chips are becoming increasingl...
Delay testing has become increasingly essential as chip geometries shrink [1,2,3]. Low overhead or c...
As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and mor...
This paper shows that existing delay-based testing techniques for power gating exhibit both fault co...
MO- WORK REPOmD on delay testing is applicable only to the scan type of circuits. This restricted pr...
This paper shows that existing delay-based testing techniques for power gating exhibit both fault co...
The application of Dynamic Voltage Scaling (DVS) to reduce energy consumption may have a detrimental...
International audienceHigh-quality at-speed scan testing, characterized by high small-delay-defect d...
Reducing power dissipation during test has been an active area of academic and industrial research f...
Abstract — With increasing process fluctuations in nano-scale technology, testing for delay faults i...
As the clock frequency and complexity of digital integrated circuits increase rapidly, delay testing...
Delay testing is one of key processes in production test to ensure high quality and high reliability...
Significant peak power (PP), thus power droop (PD), during test is a serious concern for modern, com...
To meet the market demand, next generation of technology appears with increasing speed and performan...
Devices such as microcontrollers are often required to operate across a wide range of voltage and te...
As manufacturing technology scales down to 65nm and below, fabricated chips are becoming increasingl...
Delay testing has become increasingly essential as chip geometries shrink [1,2,3]. Low overhead or c...
As technology scales into the Deep Sub-Micron (DSM) regime, circuit designs have become more and mor...
This paper shows that existing delay-based testing techniques for power gating exhibit both fault co...
MO- WORK REPOmD on delay testing is applicable only to the scan type of circuits. This restricted pr...
This paper shows that existing delay-based testing techniques for power gating exhibit both fault co...
The application of Dynamic Voltage Scaling (DVS) to reduce energy consumption may have a detrimental...
International audienceHigh-quality at-speed scan testing, characterized by high small-delay-defect d...