International audienceWe evaluate the Electro-Static Discharge (ESD) protection capability of BIpolar MOS (BIMOS) transistors integrated in ultrathin silicon film for 28 nm Fully Depleted SOI (FD-SOI) Ultra Thin Body and BOX (UTBB) high-k metal gate technology. Using as a reference our measurements in hybrid bulk-SOI structures, we extend the BIMOS design towards the ultrathin silicon film. Detailed study and pragmatic evaluations are done based on 3D TCAD simulation with standard physical models using Average Current Slope (ACS) method and quasi-static DC stress (Average Voltage Slope AVS method). These preliminary 3D TACD results are very encouraging in terms of ESD protection efficiency in advanced FD-SOI CMOS
The thesis objective was to design protection devices against electrostatic discharges (ESD) in the ...
We present the results of extensive characterization of fully isolated SOI NPN bipolar protection de...
session 7: CharacterizationInternational audienceGDNMOS (Gated Diode merged NMOS) and GDBIMOS (Gated...
International audienceWe evaluate the Electro-Static Discharge (ESD) protection capability of BIpola...
session 2: POwer Devices and ESD ProtectionInternational audienceThe purpose of this study is to eva...
session J: I/O circuits and ESD protectionInternational audienceThe purpose of this paper is to anal...
The electrostatic discharge (ESD) protection is a major concern for advanced CMOS technology manufac...
session: Power ManagementInternational audienceWe investigate the impact of carrier mobility on the ...
session D: SoC, DFM.TCADInternational audienceThis paper presents a new device named the Gated Diode...
International audienceUltrathin bipolar + MOS (BiMOS) transistors were fabricated with 28-nm Ultra T...
The electrostatic discharge (ESD) protection capability of SOI CMOS output buffers has been studied ...
L’architecture FDSOI (silicium sur isolant totalement déserté) permet une amélioration significative...
FDSOI architecture (Fully Depleted Silicon On Insulator) allows a significantimprovement of the elec...
ESD protection capability of SOI CMOS output buffers has been studied with Human Body Model (HBM) st...
Abstract—An electrostatic discharge (ESD) protection design for smart power applications with latera...
The thesis objective was to design protection devices against electrostatic discharges (ESD) in the ...
We present the results of extensive characterization of fully isolated SOI NPN bipolar protection de...
session 7: CharacterizationInternational audienceGDNMOS (Gated Diode merged NMOS) and GDBIMOS (Gated...
International audienceWe evaluate the Electro-Static Discharge (ESD) protection capability of BIpola...
session 2: POwer Devices and ESD ProtectionInternational audienceThe purpose of this study is to eva...
session J: I/O circuits and ESD protectionInternational audienceThe purpose of this paper is to anal...
The electrostatic discharge (ESD) protection is a major concern for advanced CMOS technology manufac...
session: Power ManagementInternational audienceWe investigate the impact of carrier mobility on the ...
session D: SoC, DFM.TCADInternational audienceThis paper presents a new device named the Gated Diode...
International audienceUltrathin bipolar + MOS (BiMOS) transistors were fabricated with 28-nm Ultra T...
The electrostatic discharge (ESD) protection capability of SOI CMOS output buffers has been studied ...
L’architecture FDSOI (silicium sur isolant totalement déserté) permet une amélioration significative...
FDSOI architecture (Fully Depleted Silicon On Insulator) allows a significantimprovement of the elec...
ESD protection capability of SOI CMOS output buffers has been studied with Human Body Model (HBM) st...
Abstract—An electrostatic discharge (ESD) protection design for smart power applications with latera...
The thesis objective was to design protection devices against electrostatic discharges (ESD) in the ...
We present the results of extensive characterization of fully isolated SOI NPN bipolar protection de...
session 7: CharacterizationInternational audienceGDNMOS (Gated Diode merged NMOS) and GDBIMOS (Gated...