Cache memories have been usually implemented with Static Random-Access Memory (SRAM) technology since it is the fastest electronic memory technology. However, this technology consumes a high amount of leakage currents, which is a major design concern because leakage energy consumption increases as the transistor size shrinks. Alternative technologies are being considered to reduce this consumption. Among them, embedded Dynamic RAM (eDRAM) technology provides minimal area and leakage by design but reads are destructive and it is not as fast as SRAM. In this thesis, both SRAM and eDRAM technologies are mingled to take the advantatges that each of them o¿ers. First, they are combined at cell level to implement an n-bit macrocell consi...
© Owner/Author 2013. This is the author's version of the work. It is posted here for your personal ...
Large last-level cache (L3C) is efficient for bridging the performance and power gap between process...
STT-RAM (Spin-Transfer Torque Random Access Memory) appears to be a viable alternative to SRAM-based...
(c) 2012 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for...
“©2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
SRAM and DRAM cells have been the predominant technologies used to implement memory cells in compute...
SRAM and DRAM cells have been the predominant technologies used to implement memory cells in compute...
Caching techniques have been an efficient mechanism for mitigating the effects of the processor-memo...
In this paper, we propose a hybrid cache architecture that exploits the main features of both memory...
To sustain processor performance, demand for memory capacity and bandwidth continues to grow. Comput...
International audienceMemories are currently a real bottleneck to design high speed and energy-effic...
International audienceThis chapter presents a technique for reducing energy consumed by hybrid cache...
<p>Hybrid main memories composed of DRAM as a cache to scalable non-volatile memories such as phase-...
Emerging Non-Volatile Memories (NVM) such as Spin-Torque Transfer RAM (STT-RAM) and Resistive RAM (R...
Increasing demand for implementing highly-miniaturized battery-powered ultra-low-cost systems (e.g.,...
© Owner/Author 2013. This is the author's version of the work. It is posted here for your personal ...
Large last-level cache (L3C) is efficient for bridging the performance and power gap between process...
STT-RAM (Spin-Transfer Torque Random Access Memory) appears to be a viable alternative to SRAM-based...
(c) 2012 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for...
“©2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
SRAM and DRAM cells have been the predominant technologies used to implement memory cells in compute...
SRAM and DRAM cells have been the predominant technologies used to implement memory cells in compute...
Caching techniques have been an efficient mechanism for mitigating the effects of the processor-memo...
In this paper, we propose a hybrid cache architecture that exploits the main features of both memory...
To sustain processor performance, demand for memory capacity and bandwidth continues to grow. Comput...
International audienceMemories are currently a real bottleneck to design high speed and energy-effic...
International audienceThis chapter presents a technique for reducing energy consumed by hybrid cache...
<p>Hybrid main memories composed of DRAM as a cache to scalable non-volatile memories such as phase-...
Emerging Non-Volatile Memories (NVM) such as Spin-Torque Transfer RAM (STT-RAM) and Resistive RAM (R...
Increasing demand for implementing highly-miniaturized battery-powered ultra-low-cost systems (e.g.,...
© Owner/Author 2013. This is the author's version of the work. It is posted here for your personal ...
Large last-level cache (L3C) is efficient for bridging the performance and power gap between process...
STT-RAM (Spin-Transfer Torque Random Access Memory) appears to be a viable alternative to SRAM-based...