As the volume of data processed by computers and telecommunication devices rapidly increases, high speed serial link has been challenged to maximize its I/O bandwidth with limited resources of channels and semiconductor devices. This trend requires designers’ relentless effort for innovations. The innovations are required not only at system level but also at sub-system and circuit level. This dissertation discusses two important topics regarding high speed serial links: Clock and Data Recovery (CDR) and Current Mode Logic (CML). This dissertation proposes a mixed-mode adaptive loop gain Bang-Bang CDR. The proposed CDR enhances jitter performances even if jitter spectrum information is limited a priori. By exploiting the inherent hard-nonli...
Recent advances in the semiconductor industry and process technology scaling have increased the dema...
Multi gigabit per second serial binary links are used to implement cross chip communication because ...
A wide range delay-locked loop (DLL) based clock and data recovery (CDR) circuit including coarse an...
Clock and data recovery (CDR) circuits are among critical building blocks of wireline receivers. In ...
As semiconductor fabrication technology develops, the demand for higher transmission data rates cons...
With advances in the semiconductor industry and technology scaling, integrated circuits are becoming...
High-speed data transmission through wireline links, either copper or optical based, has become the ...
The purpose of this thesis is to design an 8 Gbps clock and data recovery circuit intended to work i...
Technology scaling and unprecedented growth in demand for ubiquitous, fast, robust computing have be...
Graduation date: 2007As the functionality of digital chips continues to increase dramatically, chip-...
A Bang-Bang Clock-Data Recovery (CDR) for 10Gb/s optical transmission systems is presented. A direct...
Recently, there has been a strong drive to replace established analog circuits for multi-gigabit clo...
Clock and data recovery (CDR) circuit and frequency synthesizer are two essential timing circuits in...
With the great increases in data transmission rate requirements, analog-to-digital converter (ADC)-b...
[[abstract]]In the paper, a novel 2.56/3.2Gb/s full-rate phase detector is developed for integration...
Recent advances in the semiconductor industry and process technology scaling have increased the dema...
Multi gigabit per second serial binary links are used to implement cross chip communication because ...
A wide range delay-locked loop (DLL) based clock and data recovery (CDR) circuit including coarse an...
Clock and data recovery (CDR) circuits are among critical building blocks of wireline receivers. In ...
As semiconductor fabrication technology develops, the demand for higher transmission data rates cons...
With advances in the semiconductor industry and technology scaling, integrated circuits are becoming...
High-speed data transmission through wireline links, either copper or optical based, has become the ...
The purpose of this thesis is to design an 8 Gbps clock and data recovery circuit intended to work i...
Technology scaling and unprecedented growth in demand for ubiquitous, fast, robust computing have be...
Graduation date: 2007As the functionality of digital chips continues to increase dramatically, chip-...
A Bang-Bang Clock-Data Recovery (CDR) for 10Gb/s optical transmission systems is presented. A direct...
Recently, there has been a strong drive to replace established analog circuits for multi-gigabit clo...
Clock and data recovery (CDR) circuit and frequency synthesizer are two essential timing circuits in...
With the great increases in data transmission rate requirements, analog-to-digital converter (ADC)-b...
[[abstract]]In the paper, a novel 2.56/3.2Gb/s full-rate phase detector is developed for integration...
Recent advances in the semiconductor industry and process technology scaling have increased the dema...
Multi gigabit per second serial binary links are used to implement cross chip communication because ...
A wide range delay-locked loop (DLL) based clock and data recovery (CDR) circuit including coarse an...