This is an author's peer-reviewed final manuscript, as accepted by the publisher. The published article is copyrighted by IEEE-Institute of Electrical and Electronics Engineers and can be found at: http://ieeexplore.ieee.org/xpl/RecentIssue.jsp?punumber=4.\ud \ud ©2013 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other users, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works for resale or redistribution to servers or lists, or reuse of any copyrighted components of this work in other works.A low-power forwarded-clock I/O transceiver architecture is presented that employs a high degree of output/input multiplexing, supply-v...
Energy efficiency has become a key performance metric for wireline high speed I/O interfaces. Conseq...
Future processor I/Os must aggressively improve per-channel data-rates and energy efficiency to meet...
Supply voltage (VDD) scaling offers a means to greatly reduce power in serial link transceivers. Ide...
A low-power forwarded-clock I/O transceiver architecture is presented that employs a high degree of ...
tecture is presented that employs a high degree of output/input multiplexing, supply-voltage scaling...
Abstract—Serial link transmitters which efficiently incorporate equalization, while also enabling fa...
Graduation date: 2012High speed serial links are critical components for addressing the growing dema...
Abstract—This paper describes a 3.6-Gb/s 27-mW transceiver for chip-to-chip applications. A voltage-...
Modern microprocessors require high-bandwidth, low-power interfaces to memory in order to fully real...
Total I/O bandwidth demand is growing in high-performance systems due to the emergence of many-core ...
Rapid growing demand for instant multimedia access in a myriad of digital devices has pushed the nee...
A four-level pulse-amplitude modulation (PAM-4) transceiver operating up to 64 Gb/s in 28-nm CMOS fu...
A low-power transceiver architecture that employs multi-phase injection-locked clocking scheme is pr...
This thesis discusses low-power wireline receivers with particular focus on clocking circuitry and ...
A power-efficient and low-cost 1.0625-3.125 Gb/s serial transceiver is presented in this paper for F...
Energy efficiency has become a key performance metric for wireline high speed I/O interfaces. Conseq...
Future processor I/Os must aggressively improve per-channel data-rates and energy efficiency to meet...
Supply voltage (VDD) scaling offers a means to greatly reduce power in serial link transceivers. Ide...
A low-power forwarded-clock I/O transceiver architecture is presented that employs a high degree of ...
tecture is presented that employs a high degree of output/input multiplexing, supply-voltage scaling...
Abstract—Serial link transmitters which efficiently incorporate equalization, while also enabling fa...
Graduation date: 2012High speed serial links are critical components for addressing the growing dema...
Abstract—This paper describes a 3.6-Gb/s 27-mW transceiver for chip-to-chip applications. A voltage-...
Modern microprocessors require high-bandwidth, low-power interfaces to memory in order to fully real...
Total I/O bandwidth demand is growing in high-performance systems due to the emergence of many-core ...
Rapid growing demand for instant multimedia access in a myriad of digital devices has pushed the nee...
A four-level pulse-amplitude modulation (PAM-4) transceiver operating up to 64 Gb/s in 28-nm CMOS fu...
A low-power transceiver architecture that employs multi-phase injection-locked clocking scheme is pr...
This thesis discusses low-power wireline receivers with particular focus on clocking circuitry and ...
A power-efficient and low-cost 1.0625-3.125 Gb/s serial transceiver is presented in this paper for F...
Energy efficiency has become a key performance metric for wireline high speed I/O interfaces. Conseq...
Future processor I/Os must aggressively improve per-channel data-rates and energy efficiency to meet...
Supply voltage (VDD) scaling offers a means to greatly reduce power in serial link transceivers. Ide...