Recent developments in reconfigurable multiprocessor system on chip (MPSoC) have offered system designers a great amount of flexibility to exploit task concurrency with higher throughput and less energy consumption. This paper presents a novel fuzzy logic reconfiguration engine (FLRE) for coarse grain MPSoC reconfiguration that facilitates to identify an optimum balance between power and performance of the system. The FLRE is composed on two levels of abstraction layers. The system selects an optimal configuration of Level 1 / Level 2 cache size and Associativity, processor operating frequency and voltage, the number of cores based on miss rate, and energy and throughput information of the system both at core and SoC level. An 8-core symmet...
International audienceNext generation FPGA circuits will allow the integration of dozens of hard and...
This paper describes the architecture of two VLSI Fuzzy chips designed to run at very high speed: 50...
The escalating performance demands of context-aware applications have recently motivated the use of ...
Embedded systems architectures have traditionally often been investigated and designed in order to a...
Multicore architectures offer an amount of parallelism that is often underutilized, as a result thes...
This book focuses on identifying the performance challenges involved in computer architectures, opti...
Multicore architectures were introduced to mitigate the issue of increase in power dissipation with ...
This paper demonstrates that interval type-2 Fuzzy Logic Systems (FLS’s) are suited to Multiprocesso...
To achieve real-time performance for some applications of fuzzy systems, it is necessary to realize ...
Prior research in chip-level reconfigurable computing has involved augmenting a single processor cor...
The aim of this paper is to describe a fuzzy expert system for load balancing in a symmetric multipr...
The computation bandwidth offered by current integrated circuits (IC) provides the capacity for an I...
The saturation of single-thread performance, along with the advent of the power wall, has resulted i...
This dissertation presents a VLSI design of a symmetric fuzzy processor. The design features fuzzifi...
This paper presents an automatic design space exploration using processor design knowledge for the m...
International audienceNext generation FPGA circuits will allow the integration of dozens of hard and...
This paper describes the architecture of two VLSI Fuzzy chips designed to run at very high speed: 50...
The escalating performance demands of context-aware applications have recently motivated the use of ...
Embedded systems architectures have traditionally often been investigated and designed in order to a...
Multicore architectures offer an amount of parallelism that is often underutilized, as a result thes...
This book focuses on identifying the performance challenges involved in computer architectures, opti...
Multicore architectures were introduced to mitigate the issue of increase in power dissipation with ...
This paper demonstrates that interval type-2 Fuzzy Logic Systems (FLS’s) are suited to Multiprocesso...
To achieve real-time performance for some applications of fuzzy systems, it is necessary to realize ...
Prior research in chip-level reconfigurable computing has involved augmenting a single processor cor...
The aim of this paper is to describe a fuzzy expert system for load balancing in a symmetric multipr...
The computation bandwidth offered by current integrated circuits (IC) provides the capacity for an I...
The saturation of single-thread performance, along with the advent of the power wall, has resulted i...
This dissertation presents a VLSI design of a symmetric fuzzy processor. The design features fuzzifi...
This paper presents an automatic design space exploration using processor design knowledge for the m...
International audienceNext generation FPGA circuits will allow the integration of dozens of hard and...
This paper describes the architecture of two VLSI Fuzzy chips designed to run at very high speed: 50...
The escalating performance demands of context-aware applications have recently motivated the use of ...