In this work novel results concerning Networkon- Chip-based turbo decoder architectures are presented. Stemming from previous publications, this work concentrates first on improving the throughput by exploiting adaptive-bandwidth-reduction techniques. This technique shows in the best case an improvement of more than 60 Mb/s. Moreover, it is known that double-binary turbo decoders require higher area than binary ones. This characteristic has the negative effect of increasing the data width of the network nodes. Thus, the second contribution of this work is to reduce the network complexity to support doublebinary codes, by exploiting bit-level and pseudo-floatingpoint representation of the extrinsic information. These two techniques allow for...
International audienceThis paper presents a high-throughput implementation of a portable software tu...
Turbo codes comprising a parallel concatenation of upper and lower convolutional codes are widely em...
Modern iterative channel code decoder architectures have tight constrains on the throughput but requ...
In this work novel results concerning Networkon- Chip-based turbo decoder architectures are presente...
This paper proposes a general framework for the design and simulation of network-on-chip-based turbo...
The current convergence process in wireless technologies demands for strong efforts in the conceivin...
ParallelLow-DensityParity-Checkandturbocodedecodingconsistsofiter- ative processes that rely on the ...
ParallelLow-DensityParity-Checkandturbocodedecodingconsistsofiter- ative processes that rely on the ...
Wireless communication at near-capacity transmission throughputs is facilitated by employing sophist...
International audienceSoft input soft output (SISO) decoders iteratively exchanging intermediate res...
International audiencePresent and future digital communication standards in the field of wireless co...
Flexible and reconfigurable architectures have gained wide popularity in the communications field. I...
International audienceUltra high-speed block turbo decoder architectures meet the demand for even hi...
In this paper, we propose a power- and area-efficient architecture of Turbo decoder. In order to im...
HomePlug AV is the most successful standard for in home power line communications. To combat non-id...
International audienceThis paper presents a high-throughput implementation of a portable software tu...
Turbo codes comprising a parallel concatenation of upper and lower convolutional codes are widely em...
Modern iterative channel code decoder architectures have tight constrains on the throughput but requ...
In this work novel results concerning Networkon- Chip-based turbo decoder architectures are presente...
This paper proposes a general framework for the design and simulation of network-on-chip-based turbo...
The current convergence process in wireless technologies demands for strong efforts in the conceivin...
ParallelLow-DensityParity-Checkandturbocodedecodingconsistsofiter- ative processes that rely on the ...
ParallelLow-DensityParity-Checkandturbocodedecodingconsistsofiter- ative processes that rely on the ...
Wireless communication at near-capacity transmission throughputs is facilitated by employing sophist...
International audienceSoft input soft output (SISO) decoders iteratively exchanging intermediate res...
International audiencePresent and future digital communication standards in the field of wireless co...
Flexible and reconfigurable architectures have gained wide popularity in the communications field. I...
International audienceUltra high-speed block turbo decoder architectures meet the demand for even hi...
In this paper, we propose a power- and area-efficient architecture of Turbo decoder. In order to im...
HomePlug AV is the most successful standard for in home power line communications. To combat non-id...
International audienceThis paper presents a high-throughput implementation of a portable software tu...
Turbo codes comprising a parallel concatenation of upper and lower convolutional codes are widely em...
Modern iterative channel code decoder architectures have tight constrains on the throughput but requ...