Routing is a very important step in VLSI physical design. A set of nets are routed under delay and resource constraints in multi-net global routing. In this paper a delay-driven congestion-aware global routing algorithm is developed, which is a heuristic based method to solve a multi-objective NP-hard optimization problem. The proposed delay-driven Steiner tree construction method is of O(n(2) log n) complexity, where n is the number of terminal points and it provides n-approximation solution of the critical time minimization problem for a certain class of grid graphs. The existing timing-driven method (Hu and Sapatnekar, 2002) has a complexity O(n(4)) and is implemented on nets with small number of sinks. Next we propose a FPTAS Gradient a...
Abstract-We present critical-sink routing tree (CSRT) con-structions which exploit available critica...
Motivated by analysis of distributed RC delay in routing trees, we propose a new tree construction f...
Abstract — Global routing for modern large-scale circuit de-signs has attracted much attention in th...
Routing is a very important step in VLSI physical design. A set of nets are routed under delay and r...
In this paper, we propose a new approach for VLSI intercon-nect global routing that can optimize bot...
The multi-net Global Routing Problem (GRP) in VLSI physical design is a problem of routing a set of ...
In this paper, we propose a hierarchical timing-driven Steiner tree algorithm for global routing whi...
In this paper, we propose a hierarchical timing-driven Steiner tree algorithm for global routing whi...
This research work presents a new methodology for congestion driven Global Routing (GR) and Cross ...
Existing routing problems for delay minimization consider the connection of a single source node to ...
AbstractIn this paper, we study the global routing problem in VLSI design and the multicast routing ...
Abstract-- It is well known that congestion control becomes more and more important in modern grid-b...
Abstract—Congestion mitigation and overflow avoidance are two of the major goals of the global routi...
As the CMOS technology enters the very deep submicron era, inter-wire coupling capacitance becomes t...
This paper presents a new model for VLSI routing in the presence of obstacles, that transforms any r...
Abstract-We present critical-sink routing tree (CSRT) con-structions which exploit available critica...
Motivated by analysis of distributed RC delay in routing trees, we propose a new tree construction f...
Abstract — Global routing for modern large-scale circuit de-signs has attracted much attention in th...
Routing is a very important step in VLSI physical design. A set of nets are routed under delay and r...
In this paper, we propose a new approach for VLSI intercon-nect global routing that can optimize bot...
The multi-net Global Routing Problem (GRP) in VLSI physical design is a problem of routing a set of ...
In this paper, we propose a hierarchical timing-driven Steiner tree algorithm for global routing whi...
In this paper, we propose a hierarchical timing-driven Steiner tree algorithm for global routing whi...
This research work presents a new methodology for congestion driven Global Routing (GR) and Cross ...
Existing routing problems for delay minimization consider the connection of a single source node to ...
AbstractIn this paper, we study the global routing problem in VLSI design and the multicast routing ...
Abstract-- It is well known that congestion control becomes more and more important in modern grid-b...
Abstract—Congestion mitigation and overflow avoidance are two of the major goals of the global routi...
As the CMOS technology enters the very deep submicron era, inter-wire coupling capacitance becomes t...
This paper presents a new model for VLSI routing in the presence of obstacles, that transforms any r...
Abstract-We present critical-sink routing tree (CSRT) con-structions which exploit available critica...
Motivated by analysis of distributed RC delay in routing trees, we propose a new tree construction f...
Abstract — Global routing for modern large-scale circuit de-signs has attracted much attention in th...