A novel technique for the enhancement of yield and speed of semiconductor integrated circuits using post fabrication transistor mismatch compensation circuitry is proposed. The system is novel because it recognizes that no matter what, the transistor mismatch is statistical in nature and hence it is prudent to exploit the nature of the distribution to get fast and slow circuits rather than make all circuits slow to meet 60 design index. The system comprises of sense amplifier, multiplexer, delay elements, and provision for hardwiring fast and slow circuits during packaging. The sense amplifier firing path is split into slow and fast path and the multiplexer can select one of these. The memory circuits are tested after fabrication to assess ...
textAs process technologies continue their rapid advancement, transistor features are shrinking to a...
Sense amplifiers are important circuit components of a dynamic random access memory (DRAM), which fo...
Deep sub-micron VLSI technologies have led to a large increase in the number of de-vices per die as ...
A novel technique for the enhancement of yield and speed of semiconductor integrated circuits using ...
Continued process scaling has led to significant yield and reliability challenges for today's design...
This paper describes a systematic approach that facilitates yield improvement of integrated circuits...
A reconfiguralbe device can be utilized to enhance speed and yield on the sub-100nm device technolog...
Abstract: Continued process scaling has led to significant yield and reliability challenges for toda...
Continued process scaling has led to significant yield and reliability challenges for today’s design...
2011-09-14As VLSI technology node scales to nano-scale, dramatic improvements in most attributes of ...
Several 64-bit adders have been designed and their expected yield has been estimated. Our results sh...
In this paper a novel CAD methodology for yield enhancement of VLSI CMOS circuits including random d...
Several yield and reliability enhancement techniques have been proposed for the compaction, routing ...
10th International Symposium on Quality Electronic Design : March 16-18, 2009 : San Jose, CA, USAAs ...
This thesis presents the means to achieve higher speed yield for CMOS logic circuits through transis...
textAs process technologies continue their rapid advancement, transistor features are shrinking to a...
Sense amplifiers are important circuit components of a dynamic random access memory (DRAM), which fo...
Deep sub-micron VLSI technologies have led to a large increase in the number of de-vices per die as ...
A novel technique for the enhancement of yield and speed of semiconductor integrated circuits using ...
Continued process scaling has led to significant yield and reliability challenges for today's design...
This paper describes a systematic approach that facilitates yield improvement of integrated circuits...
A reconfiguralbe device can be utilized to enhance speed and yield on the sub-100nm device technolog...
Abstract: Continued process scaling has led to significant yield and reliability challenges for toda...
Continued process scaling has led to significant yield and reliability challenges for today’s design...
2011-09-14As VLSI technology node scales to nano-scale, dramatic improvements in most attributes of ...
Several 64-bit adders have been designed and their expected yield has been estimated. Our results sh...
In this paper a novel CAD methodology for yield enhancement of VLSI CMOS circuits including random d...
Several yield and reliability enhancement techniques have been proposed for the compaction, routing ...
10th International Symposium on Quality Electronic Design : March 16-18, 2009 : San Jose, CA, USAAs ...
This thesis presents the means to achieve higher speed yield for CMOS logic circuits through transis...
textAs process technologies continue their rapid advancement, transistor features are shrinking to a...
Sense amplifiers are important circuit components of a dynamic random access memory (DRAM), which fo...
Deep sub-micron VLSI technologies have led to a large increase in the number of de-vices per die as ...