A 20-MHz bandwidth continuous-time (CT) sigma-delta modulator (SDM) with third-order active-RC loop filter and 4-bit quantizer is implemented in a 0.13-mu m CMOS process. The immunity to clock jitter is greatly improved by employing full clock period switched-capacitor-resistor (FSCR) digital-to-analog converter (DAC) for feedback. A new data weighted averaging (DWA) technique is developed to remove the timing bottleneck at 640 MHz clock frequency. The CT SDM achieves 63.9 dB peak signal-to-noise-and-distortion ratio (SNDR) and 68 dB dynamic range (DR) which decreases by only 2.3 dB when the RMS jitter of the 640 MHz clock is 15.6 ps. The power consumption is 58 mW from a 1.2-V supply.This work was supported by Basic Science Research Progra...
This work presents a prototype low pass continuous time sigma delta modulator which uses transmissio...
A 4th-order 40MHz Bandwidth 12bit continuous-time delta-sigma modulator is presented in this paper. ...
In this paper, a technique is introduced that improves the performance of one-bit continuous-time si...
A 20MHz bandwidth continuous-time ���� modulator with third-order active-RC loop filter and 4-bit qu...
The research investigates several critical design issues of continuous-time (CT) [Sigma Delta] modul...
The performance of continuous time deltasigma modulators is limited by their large sensitivity to fe...
Commonly used in wireless applications and consumer products, Continuous-time (CT) Sigma Delta (Σ∆) ...
This paper presents a multi-bit, continuous time delta-sigma modulator with 20 MHz bandwidth impleme...
University of Minnesota M.S. thesis. October 2009. Major: Electrical and Computer Engineering. Advis...
A continuous-time delta-sigma analog-to-digital converter (ADC) is disclosed. The ADC includes a loo...
Time jitter in continuous-time S¿ modulators is a known limitation on the maximum achievable signal-...
ΣΔ technique has always been the popular choice for designing high resolution data converters due to...
Graduation date: 2008Presentation date: 2008-03-20Recently, delta-sigma modulation has become a wide...
A third-order continuous-time delta–sigma comprised of Active-RC integrator and Gm-C integrator is p...
A high-performance and flexible analog-to-digital converter (ADC), that can be integrated in deep-su...
This work presents a prototype low pass continuous time sigma delta modulator which uses transmissio...
A 4th-order 40MHz Bandwidth 12bit continuous-time delta-sigma modulator is presented in this paper. ...
In this paper, a technique is introduced that improves the performance of one-bit continuous-time si...
A 20MHz bandwidth continuous-time ���� modulator with third-order active-RC loop filter and 4-bit qu...
The research investigates several critical design issues of continuous-time (CT) [Sigma Delta] modul...
The performance of continuous time deltasigma modulators is limited by their large sensitivity to fe...
Commonly used in wireless applications and consumer products, Continuous-time (CT) Sigma Delta (Σ∆) ...
This paper presents a multi-bit, continuous time delta-sigma modulator with 20 MHz bandwidth impleme...
University of Minnesota M.S. thesis. October 2009. Major: Electrical and Computer Engineering. Advis...
A continuous-time delta-sigma analog-to-digital converter (ADC) is disclosed. The ADC includes a loo...
Time jitter in continuous-time S¿ modulators is a known limitation on the maximum achievable signal-...
ΣΔ technique has always been the popular choice for designing high resolution data converters due to...
Graduation date: 2008Presentation date: 2008-03-20Recently, delta-sigma modulation has become a wide...
A third-order continuous-time delta–sigma comprised of Active-RC integrator and Gm-C integrator is p...
A high-performance and flexible analog-to-digital converter (ADC), that can be integrated in deep-su...
This work presents a prototype low pass continuous time sigma delta modulator which uses transmissio...
A 4th-order 40MHz Bandwidth 12bit continuous-time delta-sigma modulator is presented in this paper. ...
In this paper, a technique is introduced that improves the performance of one-bit continuous-time si...