In this work, an FPGA-based plain delay line TDC is presented, together with a theoretical model on its timing properties. The TDC features an automated calibration system implemented in the on-chip processor of a SoC-FPGA, uses a low amount of FPGA resources and is therefore suitable for applications requiring a high number of channels such as Time-of-Flight Positron Emission Tomography. We first investigated the importance of calibration and validated the theoretical model on the TDC timing properties. Finally, the device has been embodied into a two channel Positron Emission Tomography acquisition system and tested. We found the calibration essential to obtain a good time resolution (38 ps FWHM in comparison with a 78 ps FWHM obtained wi...
In this contribution we present a substantial breakthrough in the features of an existing prototype ...
FPGA-based time-to-digital converters (TDCs) are required to be accurate, linear, and fast, while at...
A time-to-digital converter (TDC) architecture is presented enabling a time resolution of 17 ps over...
In this work, an FPGA-based plain delay line TDC is presented, together with a theoretical model on ...
Following the recent trend of pushing the time resolution of positron emission tomography (PET) syst...
The purpose of this investigation is to discover critical experimental factors that could lead to th...
Many fields need high performance time measurements, including Single-Photon Avalanche Diode (SPAD) ...
In this paper, we present a proposed field programmable gate array (FPGA)-based time-to-digital conv...
Abstract—This work presents a multi-channel, time-to-digital converter (TDC) based on a field-progra...
In this work the implementation of a Time-to-Digital Converter (TDC) using a Nutt delay line FPGA-b...
Time-to-digital converters (TDCs) and time correlated single photon counters (TCSPC) are instruments...
Abstract: This article presents an application of a novel technique for precise measurements of time...
Silicon photomultipliers (SiPMs) have become an alternative to traditional tubes due to several feat...
In this paper, we present an innovative Digitalto- Time Converter Programmable Delay Line (DTC-PDL) ...
This paper presents a time-to-digital converter (TDC) based on a field programmable gate array (FPGA...
In this contribution we present a substantial breakthrough in the features of an existing prototype ...
FPGA-based time-to-digital converters (TDCs) are required to be accurate, linear, and fast, while at...
A time-to-digital converter (TDC) architecture is presented enabling a time resolution of 17 ps over...
In this work, an FPGA-based plain delay line TDC is presented, together with a theoretical model on ...
Following the recent trend of pushing the time resolution of positron emission tomography (PET) syst...
The purpose of this investigation is to discover critical experimental factors that could lead to th...
Many fields need high performance time measurements, including Single-Photon Avalanche Diode (SPAD) ...
In this paper, we present a proposed field programmable gate array (FPGA)-based time-to-digital conv...
Abstract—This work presents a multi-channel, time-to-digital converter (TDC) based on a field-progra...
In this work the implementation of a Time-to-Digital Converter (TDC) using a Nutt delay line FPGA-b...
Time-to-digital converters (TDCs) and time correlated single photon counters (TCSPC) are instruments...
Abstract: This article presents an application of a novel technique for precise measurements of time...
Silicon photomultipliers (SiPMs) have become an alternative to traditional tubes due to several feat...
In this paper, we present an innovative Digitalto- Time Converter Programmable Delay Line (DTC-PDL) ...
This paper presents a time-to-digital converter (TDC) based on a field programmable gate array (FPGA...
In this contribution we present a substantial breakthrough in the features of an existing prototype ...
FPGA-based time-to-digital converters (TDCs) are required to be accurate, linear, and fast, while at...
A time-to-digital converter (TDC) architecture is presented enabling a time resolution of 17 ps over...