GDDR5 and DDR4 memories use data bus inversion (DBI) coding to reduce termination power and decrease the number of output transitions. Two main strategies exist for encoding data using DBI: DBI DC minimizes the number of outputs transmitting a zero, while DBI AC minimizes the number of signal transitions. We show that neither of these strategies is optimal and reduction of interface power of up to 6% can be achieved by taking both the number of zeros and the number of signal transitions into account when encoding the data. We then demonstrate that a hardware implementation of optimal DBI coding is feasible, results in a reduction of system power and requires only an insignificant additional die area. This file provides the open research dat...
This paper presents two bus coding schemes for power optimization of application-specific systems: ...
AbstractEnergy dissipation of interconnects is becoming a bottle neck for high performance integrate...
The two main sources of power dissipation in CMOS circuits are static current, which results from re...
Data movement over long and highly capacitive inter-connects is responsible for a large fraction of ...
Dynamic power dissipation on I/O buses is an important issue for high-speed communication between ch...
We present a partial bus-invert coding scheme for power optimization of system level bus. In the pro...
With technology scaling, size of both transistor and interconnects are reduced. Power dissipation du...
Transitions on high capacitance busses in VLSI systems result in considerable power dissipation. Var...
In this paper we present a simplified model for deep submicron, on-chip, parallel data buses. Using ...
Data bus inversion (DBI) is an encoding technique that saves power in data movement in which the maj...
Abstruct- Technology trends and especially portable applications drive the quest for low-power VLSI ...
Now a day’s VLSI has become the backbone of all types of designs. Interconnect plays an increasing r...
Low power VLSI circuit design is one of the most important issues in present day technology. One of ...
This paper presents a high speed 1Gb GDDR3 Graphics DRAM using data bus inversion (DBI) DC mode in o...
[[abstract]]In this paper, we propose a bus encoding scheme to minimize coupling effects which cause...
This paper presents two bus coding schemes for power optimization of application-specific systems: ...
AbstractEnergy dissipation of interconnects is becoming a bottle neck for high performance integrate...
The two main sources of power dissipation in CMOS circuits are static current, which results from re...
Data movement over long and highly capacitive inter-connects is responsible for a large fraction of ...
Dynamic power dissipation on I/O buses is an important issue for high-speed communication between ch...
We present a partial bus-invert coding scheme for power optimization of system level bus. In the pro...
With technology scaling, size of both transistor and interconnects are reduced. Power dissipation du...
Transitions on high capacitance busses in VLSI systems result in considerable power dissipation. Var...
In this paper we present a simplified model for deep submicron, on-chip, parallel data buses. Using ...
Data bus inversion (DBI) is an encoding technique that saves power in data movement in which the maj...
Abstruct- Technology trends and especially portable applications drive the quest for low-power VLSI ...
Now a day’s VLSI has become the backbone of all types of designs. Interconnect plays an increasing r...
Low power VLSI circuit design is one of the most important issues in present day technology. One of ...
This paper presents a high speed 1Gb GDDR3 Graphics DRAM using data bus inversion (DBI) DC mode in o...
[[abstract]]In this paper, we propose a bus encoding scheme to minimize coupling effects which cause...
This paper presents two bus coding schemes for power optimization of application-specific systems: ...
AbstractEnergy dissipation of interconnects is becoming a bottle neck for high performance integrate...
The two main sources of power dissipation in CMOS circuits are static current, which results from re...