In this work concepts and circuits for local clock generation in low-power heterogeneous multiprocessor systems-on-chip (MPSoCs) are researched and developed. The targeted systems feature a globally asynchronous locally synchronous (GALS) clocking architecture and advanced power management functionality, as for example fine-grained ultra-fast dynamic voltage and frequency scaling (DVFS). To enable this functionality compact clock generators with low chip area, low power consumption, wide output frequency range and the capability for ultra-fast frequency changes are required. They are to be instantiated individually per core. For this purpose compact all digital phase-locked loop (ADPLL) frequency synthesizers are developed. The bang-bang ...
This dissertation addresses the problem of global synchronization of complex SoC in the context of s...
This brief presents an active distributed clock generator for manycore systems-on-chip consisting of...
First, a frequency synthesizer for IEEE 802.15.4 / ZigBee transceiver applications that employs dyna...
Abstract—An all-digital phase-locked loop (ADPLL) for high-speed clock generation is presented in th...
[[abstract]]In this paper, we aim to design and implement an all digital phase-locked loop (ADPLL) c...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
[[abstract]]This paper is to design and implement an all digital phase-locked loop (ADPLL) circuit. ...
[[abstract]]The cores of the all-digital phase-locked loop (ADPLL) are the switch-tuning digital con...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
The advancement of modern one-chip applications, including system-on-chips (SoCs) and ultra-low-powe...
The high demands on data processing and bandwidth in wireless/wireline communication and aerospace s...
Abstract—The evolution of technology into deep submicron domains leads to increasingly complex timin...
This brief presents an active distributed clock generator for manycore systems-on-chip consisting of...
International audienceThis paper presents an active distributed clock generator for manycore systems...
This dissertation addresses the problem of global synchronization of complex SoC in the context of s...
This brief presents an active distributed clock generator for manycore systems-on-chip consisting of...
First, a frequency synthesizer for IEEE 802.15.4 / ZigBee transceiver applications that employs dyna...
Abstract—An all-digital phase-locked loop (ADPLL) for high-speed clock generation is presented in th...
[[abstract]]In this paper, we aim to design and implement an all digital phase-locked loop (ADPLL) c...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
[[abstract]]This paper is to design and implement an all digital phase-locked loop (ADPLL) circuit. ...
[[abstract]]The cores of the all-digital phase-locked loop (ADPLL) are the switch-tuning digital con...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
The advancement of modern one-chip applications, including system-on-chips (SoCs) and ultra-low-powe...
The high demands on data processing and bandwidth in wireless/wireline communication and aerospace s...
Abstract—The evolution of technology into deep submicron domains leads to increasingly complex timin...
This brief presents an active distributed clock generator for manycore systems-on-chip consisting of...
International audienceThis paper presents an active distributed clock generator for manycore systems...
This dissertation addresses the problem of global synchronization of complex SoC in the context of s...
This brief presents an active distributed clock generator for manycore systems-on-chip consisting of...
First, a frequency synthesizer for IEEE 802.15.4 / ZigBee transceiver applications that employs dyna...