A novel comparator architecture is proposed for speed operation in low voltage environment. Performance comparison with a conventional regenerative comparator shows a speed-up of 41%. The proposed comparator is embedded in a continuous time sigma-delta ADC so as to reduce the quantizer delay and hence minimizes the excess loop delay problem. A performance enhancement of 1dB in the dynamic range of the ADC is achieved with this new comparator. We have implemented this ADC in a standard single-poly 8-Metal 0.13 mum UMC process. The entire system operates at 1.2 V supply providing a dynamic range of 32 dB consuming 720 muW of power and occupies an area of 0.1 mm2
The rapidly growing market for portable electronic systems such as wireless communication devices...
This paper presents a method of reducing the feedback delay time of DWA(Data Weighted Averaging) use...
The requirement for highly integrated and programmable analog-to-digital converters (ADCs), area eff...
A novel comparator architecture is proposed for speed operation in low voltage environment. Performa...
In this paper we present the design of a continuous time Sigma Delta-modulator in a 0.35 mu m techno...
textIn this thesis, a time-based oversampling sigma-delta analog-to-digital converter (ADC) architec...
A low-voltage low-power CMOS Sigma-Delta Modulator (SDM) is presented. The influence of a dynamic la...
Abstract — The need for ultra low-power, area efficient, and high speed analog-to-digital converters...
Abstract—The need for extreme low power, efficient area and high speed ADC converters make use of th...
International audienceThis paper presents a fully differential comparator that can be used in a N bi...
This paper presents a comparative design study of continuous-time (CT) incremental sigma-delta (IΣΔ)...
AbstractIn the existing world, where demand for portable battery operated devices is increasing, a m...
Dynamic comparators are used in high speed analog to digital converters. In this paper low voltage, ...
Abstract — High speed devices such as ADC, operational amplifier are of great importance and for thi...
This master thesis describes the design of high-speed latched comparator with 6-bit resolution, full...
The rapidly growing market for portable electronic systems such as wireless communication devices...
This paper presents a method of reducing the feedback delay time of DWA(Data Weighted Averaging) use...
The requirement for highly integrated and programmable analog-to-digital converters (ADCs), area eff...
A novel comparator architecture is proposed for speed operation in low voltage environment. Performa...
In this paper we present the design of a continuous time Sigma Delta-modulator in a 0.35 mu m techno...
textIn this thesis, a time-based oversampling sigma-delta analog-to-digital converter (ADC) architec...
A low-voltage low-power CMOS Sigma-Delta Modulator (SDM) is presented. The influence of a dynamic la...
Abstract — The need for ultra low-power, area efficient, and high speed analog-to-digital converters...
Abstract—The need for extreme low power, efficient area and high speed ADC converters make use of th...
International audienceThis paper presents a fully differential comparator that can be used in a N bi...
This paper presents a comparative design study of continuous-time (CT) incremental sigma-delta (IΣΔ)...
AbstractIn the existing world, where demand for portable battery operated devices is increasing, a m...
Dynamic comparators are used in high speed analog to digital converters. In this paper low voltage, ...
Abstract — High speed devices such as ADC, operational amplifier are of great importance and for thi...
This master thesis describes the design of high-speed latched comparator with 6-bit resolution, full...
The rapidly growing market for portable electronic systems such as wireless communication devices...
This paper presents a method of reducing the feedback delay time of DWA(Data Weighted Averaging) use...
The requirement for highly integrated and programmable analog-to-digital converters (ADCs), area eff...