This paper presents the architecture and the VHDL design of an integer 2-D DCT used in the H.264/AVC. The 2-D DCT computation is performed by exploiting it’s orthogonality and separability property. The symmetry of the forward and inverse transform is used in this implementation. To reduce the computation overhead for the addition, subtraction and multiplication operations, we analyze the suitability of carry-free position independent residue number system (RNS) for the implementation of 2-D DCT. The implementation has been carried out in VHDL for Altera FPGA. We used the negative number representation in RNS, bit width analysis of the transforms and dedicated registers present in the Logic element of the FPGA to optimize the area. The comp...
This paper presents the first known high-level synthesis (HLS) implementation of integer discrete co...
A new high throughput and scalable architecture for unified transform coding in H.264/AVC is propose...
An innovative high throughput and scalable multi-transform architecture for H.264/AVC is presented i...
This paper presents the architecture and the VHDL design of an integer 2-D DCT used in the H.264/AVC...
This paper presents the design of the area optimized integer two dimensional discrete cosine transfo...
The H.264/AVC standard achieves remarkable higher compression performance than the previous MPEG and...
In this paper, the novel two-dimensional (2-D) fast algorithm for realization of 4 x 4 forward integ...
The 4ÃÂ4 discrete cosine transform is one of the most important building blocks for the emerging vid...
The 4ÃÂ4 discrete cosine transform is one of the most important building blocks for the emerging vid...
AbstractA parallel Multi-Transform Architecture (MTA) for the computation of the 2-D transforms adop...
A new high performance architecture for the computation of all the DCT operations adopted in the H.2...
H.264 High Profile proposes the new 8??8 integer transform which achieves average bit-rate reduction...
This paper presents the hardware design of a unified architecture to compute the 4x4, 8x8 and 16x16 ...
As the VLSI technology advances continuously, ASIC can easily achieve the required performance and m...
In this paper, we propose novel hardware architecture for intra 16 × 16 module for the macroblock en...
This paper presents the first known high-level synthesis (HLS) implementation of integer discrete co...
A new high throughput and scalable architecture for unified transform coding in H.264/AVC is propose...
An innovative high throughput and scalable multi-transform architecture for H.264/AVC is presented i...
This paper presents the architecture and the VHDL design of an integer 2-D DCT used in the H.264/AVC...
This paper presents the design of the area optimized integer two dimensional discrete cosine transfo...
The H.264/AVC standard achieves remarkable higher compression performance than the previous MPEG and...
In this paper, the novel two-dimensional (2-D) fast algorithm for realization of 4 x 4 forward integ...
The 4ÃÂ4 discrete cosine transform is one of the most important building blocks for the emerging vid...
The 4ÃÂ4 discrete cosine transform is one of the most important building blocks for the emerging vid...
AbstractA parallel Multi-Transform Architecture (MTA) for the computation of the 2-D transforms adop...
A new high performance architecture for the computation of all the DCT operations adopted in the H.2...
H.264 High Profile proposes the new 8??8 integer transform which achieves average bit-rate reduction...
This paper presents the hardware design of a unified architecture to compute the 4x4, 8x8 and 16x16 ...
As the VLSI technology advances continuously, ASIC can easily achieve the required performance and m...
In this paper, we propose novel hardware architecture for intra 16 × 16 module for the macroblock en...
This paper presents the first known high-level synthesis (HLS) implementation of integer discrete co...
A new high throughput and scalable architecture for unified transform coding in H.264/AVC is propose...
An innovative high throughput and scalable multi-transform architecture for H.264/AVC is presented i...