Multistage switch interconnects like banyan switches are preferred in high speed networks for their cascadable structure and suitability for VLSI implementation. However most of these switch implementations are monolithic in nature and do not provide flexibility of dynamic re-routing of cells from active ports through idle ports. In this paper we take a critical look at a basic $8\hspace{5mm}{\times}\hspace{5mm}8$ benes switch from the perspective of identifying smaller blocks which can be pipelined in space and temporally multiplexed to exploit hardware reuse. A topological analysis of a $8\hspace{5mm}{\times}\hspace{5mm}8$ benes switch is carried out to identify mutually exclusive path sets that can be overlayed for hardware reuse. Based ...
Bibliography: p. 172-178.This dissertation explores the research area of large scale ATM switches. T...
AbstractOne of the key issues that must be fulfilled to realize BISDN, is to develop high speed and ...
We have developed an architecture for an IRAM-based ATM switch that is implemented with merged DRAM ...
Multistage switch interconnects like banyan switches are preferred in high speed networks for their ...
In this paper we present a novel ATM switch called Parallel-Tree Banyan Switch Fabric (PTBSF) that c...
Much research effort has been directed into the design and performance analysis of ATM switches to ...
In this paper, we propose a new technique for reducing cell loss in multi-banyan based ATM switching...
In this paper we present a novel fast packet switch architecture based on Banyan interconnection net...
A new ATM switch called wrapped around multiple (WAM) banyan network is proposed in this paper. A WA...
A simple distributed, modular architecture for a very large scale ATM switch is proposed in this pap...
In the Pipeline Banyan (PB) [1] the reservation cycle in the control plane is made several times fas...
It is the objective of this thesis to investigate a number of issues associated with building a sc...
In this paper, we propose a new method to build a fault tolerant ATM switch. Using this method, we c...
: A simple, high-performance ATM switch architecture for the public telecommunication services has b...
[[abstract]]For the first time, we implemented a reconfigurable load-balanced TDM switch for high sp...
Bibliography: p. 172-178.This dissertation explores the research area of large scale ATM switches. T...
AbstractOne of the key issues that must be fulfilled to realize BISDN, is to develop high speed and ...
We have developed an architecture for an IRAM-based ATM switch that is implemented with merged DRAM ...
Multistage switch interconnects like banyan switches are preferred in high speed networks for their ...
In this paper we present a novel ATM switch called Parallel-Tree Banyan Switch Fabric (PTBSF) that c...
Much research effort has been directed into the design and performance analysis of ATM switches to ...
In this paper, we propose a new technique for reducing cell loss in multi-banyan based ATM switching...
In this paper we present a novel fast packet switch architecture based on Banyan interconnection net...
A new ATM switch called wrapped around multiple (WAM) banyan network is proposed in this paper. A WA...
A simple distributed, modular architecture for a very large scale ATM switch is proposed in this pap...
In the Pipeline Banyan (PB) [1] the reservation cycle in the control plane is made several times fas...
It is the objective of this thesis to investigate a number of issues associated with building a sc...
In this paper, we propose a new method to build a fault tolerant ATM switch. Using this method, we c...
: A simple, high-performance ATM switch architecture for the public telecommunication services has b...
[[abstract]]For the first time, we implemented a reconfigurable load-balanced TDM switch for high sp...
Bibliography: p. 172-178.This dissertation explores the research area of large scale ATM switches. T...
AbstractOne of the key issues that must be fulfilled to realize BISDN, is to develop high speed and ...
We have developed an architecture for an IRAM-based ATM switch that is implemented with merged DRAM ...