This paper describes a VLSI chip that serves as the basis for a massively parallel tree machine called: NON-VON 3. The chip, which is implemented in 3-micron nMOS technology, contains eight 8-bit processing elements (PE's), each embodying 64 bytes of static RAM. Significant features of the design Include: an unusually high processor density, a novel I/O switch that allows the machine to dynamically reconfigure to realize several logical communication topologies; logic supporting the pipelining of instructions, both within and among the individual PE's; a shared partial Instruction decoder that reduces pinout and area, and a parallel self-testing, dynamically reconfigurable, fault-tolerant RAM that significantly increases both yield and reli...
This thesis presents the multi-chip design of an architecture which directly implements the languag...
grantor: University of TorontoWhile previous custom compute machines claim to offer high p...
has emphasized instruction-level parallelism, which improves performance by increasing the number of...
This paper descrIbes a y"LSI chip that serves as the basis for a masslvely parallel tree machin...
Array architectures based on the VLSI technology allow the processing speed to increase by several o...
The Problem: There is a need for computer systems which can provide large amounts of computing power...
The computer architecture has been explored for higher performance, higher facilitate and/or more re...
The architecture and VLSI design of a new massively parallel processing array chip are described. Th...
The design of a large, multistage interconnection network that has been successfully constructed and...
[[abstract]]© 1990 Institute of Electrical and Electronics Engineers-The design of a large, multista...
A Mesh of Trees (MoT) on-chip interconnection network has been proposed recently to provide high thr...
The NON·VON machine (portions of which are presently under construction in the Department of Comput...
AbstractUK based picoChip Design's new PC101 is a huge parallel device integrating 430 16-bit proces...
The processor-array is a parallel computer consisting of an interconnected array of processors shari...
\u3cp\u3eA 2- mu m CMOS digital signal processor (PCB5010/PCB5011), capable of eight million instruc...
This thesis presents the multi-chip design of an architecture which directly implements the languag...
grantor: University of TorontoWhile previous custom compute machines claim to offer high p...
has emphasized instruction-level parallelism, which improves performance by increasing the number of...
This paper descrIbes a y"LSI chip that serves as the basis for a masslvely parallel tree machin...
Array architectures based on the VLSI technology allow the processing speed to increase by several o...
The Problem: There is a need for computer systems which can provide large amounts of computing power...
The computer architecture has been explored for higher performance, higher facilitate and/or more re...
The architecture and VLSI design of a new massively parallel processing array chip are described. Th...
The design of a large, multistage interconnection network that has been successfully constructed and...
[[abstract]]© 1990 Institute of Electrical and Electronics Engineers-The design of a large, multista...
A Mesh of Trees (MoT) on-chip interconnection network has been proposed recently to provide high thr...
The NON·VON machine (portions of which are presently under construction in the Department of Comput...
AbstractUK based picoChip Design's new PC101 is a huge parallel device integrating 430 16-bit proces...
The processor-array is a parallel computer consisting of an interconnected array of processors shari...
\u3cp\u3eA 2- mu m CMOS digital signal processor (PCB5010/PCB5011), capable of eight million instruc...
This thesis presents the multi-chip design of an architecture which directly implements the languag...
grantor: University of TorontoWhile previous custom compute machines claim to offer high p...
has emphasized instruction-level parallelism, which improves performance by increasing the number of...