In this paper, a new dual-loop half-rate clock recovery is proposed for chip-to-chip communications. The halfrate topology allows for reducing the speed requirements of the blocks that constitute the clock-recovery system to achieve the required data-rate. The proposed topology is formed by a frequency-locked loop (FLL) active at startup for coarse PVT compensation and a phase-locked loop (PLL) taking over after startup to provide phase alignment between the clock and the data. The PLL uses a multi-level bang-bang phase detector for low-power. The proposed clock recovery circuit is designed for a 5-Gb/s data rate in a 28-nm FDSOI CMOS technology with two supply voltages (1 and 1.8V). It reaches an average power consumption of 1.43 mW under ...
A clock and data recovery (CDR) circuit for 1.5-5.0 Gb/s wireline transceiver is described. A phase ...
A clock and data recovery architecture for highspeed communication systems is proposed. Based on ear...
Clock and data recovery (CDR) circuits are among critical building blocks of wireline receivers. In ...
The purpose of this thesis is to design an 8 Gbps clock and data recovery circuit intended to work i...
In this brief, a half-rate (HR) bang-bang (BB) phase detector (PD) with multiple decision levels is ...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...
Abstract—A half-rate reference-less clock and data recovery circuit is proposed, incorporating a coa...
A half-rate reference-less clock and data recovery circuit is proposed, incorporating a coarse frequ...
A Phase Locked Loop (PLL) design based on a new phase detector (PD) is presented. It can be used as ...
A delay-locked loop (DLL) based clock and data recovery (CDR) circuit with a half-rate clock is prop...
We report on a clock-recovery circuit employing a phase locked loop (PLL) at 56.88 Gb/s demonstrated...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
A clock and data recovery (CDR) circuit using a new half-rate wide-range phase detection technique h...
A 2.5-GHz clock recovery (CR) unit is proposed within an efficient 2.5-Gbps ultra-wideband (UWB) tra...
A clock and data recovery (CDR) circuit for 1.5-5.0 Gb/s wireline transceiver is described. A phase ...
A clock and data recovery architecture for highspeed communication systems is proposed. Based on ear...
Clock and data recovery (CDR) circuits are among critical building blocks of wireline receivers. In ...
The purpose of this thesis is to design an 8 Gbps clock and data recovery circuit intended to work i...
In this brief, a half-rate (HR) bang-bang (BB) phase detector (PD) with multiple decision levels is ...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...
Abstract—A half-rate reference-less clock and data recovery circuit is proposed, incorporating a coa...
A half-rate reference-less clock and data recovery circuit is proposed, incorporating a coarse frequ...
A Phase Locked Loop (PLL) design based on a new phase detector (PD) is presented. It can be used as ...
A delay-locked loop (DLL) based clock and data recovery (CDR) circuit with a half-rate clock is prop...
We report on a clock-recovery circuit employing a phase locked loop (PLL) at 56.88 Gb/s demonstrated...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
A clock and data recovery (CDR) circuit using a new half-rate wide-range phase detection technique h...
A 2.5-GHz clock recovery (CR) unit is proposed within an efficient 2.5-Gbps ultra-wideband (UWB) tra...
A clock and data recovery (CDR) circuit for 1.5-5.0 Gb/s wireline transceiver is described. A phase ...
A clock and data recovery architecture for highspeed communication systems is proposed. Based on ear...
Clock and data recovery (CDR) circuits are among critical building blocks of wireline receivers. In ...