This brief presents an efficient method for synthesizing cascaded sigma–delta modulators implemented with continuous-time circuits. It is based on the direct synthesis of the whole cascaded architecture in the continuous-time domain instead of using a discrete-to-continuous time transformation as has been done in previous approaches. In addition to placing the zeroes of the loop filter in an optimum way, the proposed methodology leads to more efficient architectures in terms of circuitry complexity, power consumption and robustness with respect to circuit errors.Ministerio de Educación y Ciencia TEC2004-01752/MI
This paper introduces a figure of merit for the robustness of continuous-time sigma-delta modulators...
An analysis and synthesis method for continuoustime (CT) band-pass delta-sigma modulators, applicabl...
International audienceThis study focuses on the design of high-loop-delay modulators for parallel si...
This paper presents an efficient method to synthesize cascaded sigma-delta modulators implemented wi...
This paper describes new cascaded continuous-time ΣΔ modulators intended to cope with very high-rate...
This paper introduces a systematic top-down and bottom-up design methodology to assist the designer ...
This paper presents an efficient method to design cascaded ΣΔ modulators implemented with continuous...
This paper reports the transistor-level design of a 130-nm CMOS continuous-time cascade ΣΔ modulator...
Event: Microtechnologies for the New Millennium, 2007, Maspalomas, Gran Canaria, SpainThis paper in...
International audienceIn this paper we present a methodology for the simulation of continuous-time s...
Continuous-time delta sigma (CT-ΔΣ ) ADCs are gaining wider adoption in data conversion systems prim...
Up to now, there exist two completely different approaches for the synthesis of cascaded CT Sigma-De...
International audienceA methodology for the simulation of continuous time sigma-delta (ΣΔ) converter...
In this paper we present a framework for robust design of continuous-time Sigma Delta modulators. Th...
This paper presents the design of a continuous- time multibit cascade 2-2-1 ΣΔ modulator for broadba...
This paper introduces a figure of merit for the robustness of continuous-time sigma-delta modulators...
An analysis and synthesis method for continuoustime (CT) band-pass delta-sigma modulators, applicabl...
International audienceThis study focuses on the design of high-loop-delay modulators for parallel si...
This paper presents an efficient method to synthesize cascaded sigma-delta modulators implemented wi...
This paper describes new cascaded continuous-time ΣΔ modulators intended to cope with very high-rate...
This paper introduces a systematic top-down and bottom-up design methodology to assist the designer ...
This paper presents an efficient method to design cascaded ΣΔ modulators implemented with continuous...
This paper reports the transistor-level design of a 130-nm CMOS continuous-time cascade ΣΔ modulator...
Event: Microtechnologies for the New Millennium, 2007, Maspalomas, Gran Canaria, SpainThis paper in...
International audienceIn this paper we present a methodology for the simulation of continuous-time s...
Continuous-time delta sigma (CT-ΔΣ ) ADCs are gaining wider adoption in data conversion systems prim...
Up to now, there exist two completely different approaches for the synthesis of cascaded CT Sigma-De...
International audienceA methodology for the simulation of continuous time sigma-delta (ΣΔ) converter...
In this paper we present a framework for robust design of continuous-time Sigma Delta modulators. Th...
This paper presents the design of a continuous- time multibit cascade 2-2-1 ΣΔ modulator for broadba...
This paper introduces a figure of merit for the robustness of continuous-time sigma-delta modulators...
An analysis and synthesis method for continuoustime (CT) band-pass delta-sigma modulators, applicabl...
International audienceThis study focuses on the design of high-loop-delay modulators for parallel si...