This paper presents the design and simulation of an LVDS transceiver intended to be used in serial AER links. Traditional implementations of LVDS serial interfaces require a continuous data flow between the transmitter and the receiver to keep the synchronization. However, the serial AER-LVDS interface proposed in [2] operates in a burst mode, having long times of silence without data transmission. This can be used to reduce the power consumption by switching off the LVDS circuitry during the pauses. Moreover, a fast recovery time after pauses must be achieved to not slow down the interface operation. The transceiver was designed in a 90 nm technology. Extensive simulations have been performed demonstrating a 1 Gbps data rate op...
This paper describes a high-speed USB2.0 Address- Event Representation (AER) interface that allows ...
We present the first hardware implementation for a FPGA-based universal link for the transmission of...
Today in real world the actual applications, usually needed only a few key features of UART. Specifi...
Address-Event-Representation (AER) is a communication protocol for transferring asynchronous events...
Address-Event-Representation (AER) is a communication protocol for transferring asynchronous events...
Address-Event-Representation (AER) is a widely extended asynchronous technique for interchanging “n...
Address event representation (AER) is a widely employed asynchronous technique for interchanging “ne...
Nowadays spike-based brain processing emulation is taking off. Several EU and others worldwide proj...
We present a power efficient clock-less fully asynchronous bit-serial Low Voltage Differential Signa...
Address event representation (AER) is a neuromorphic interchip communication protocol that allows fo...
This paper presents a mixed-signal LVDS driver in 90 nm CMOS technology. The designed LVDS core is t...
Paper presented at the 2017 IEEE International Symposium on Circuits and Systems (ISCAS), held in Ba...
Paper presented at the 2017 IEEE International Symposium on Circuits and Systems (ISCAS), held in Ba...
We developed an Impulse-Based Asynchronous Serial Address-Event Representation (IB-AS-AER) protocol....
In recent years there have been an increasing number of research groups that have begun to develop m...
This paper describes a high-speed USB2.0 Address- Event Representation (AER) interface that allows ...
We present the first hardware implementation for a FPGA-based universal link for the transmission of...
Today in real world the actual applications, usually needed only a few key features of UART. Specifi...
Address-Event-Representation (AER) is a communication protocol for transferring asynchronous events...
Address-Event-Representation (AER) is a communication protocol for transferring asynchronous events...
Address-Event-Representation (AER) is a widely extended asynchronous technique for interchanging “n...
Address event representation (AER) is a widely employed asynchronous technique for interchanging “ne...
Nowadays spike-based brain processing emulation is taking off. Several EU and others worldwide proj...
We present a power efficient clock-less fully asynchronous bit-serial Low Voltage Differential Signa...
Address event representation (AER) is a neuromorphic interchip communication protocol that allows fo...
This paper presents a mixed-signal LVDS driver in 90 nm CMOS technology. The designed LVDS core is t...
Paper presented at the 2017 IEEE International Symposium on Circuits and Systems (ISCAS), held in Ba...
Paper presented at the 2017 IEEE International Symposium on Circuits and Systems (ISCAS), held in Ba...
We developed an Impulse-Based Asynchronous Serial Address-Event Representation (IB-AS-AER) protocol....
In recent years there have been an increasing number of research groups that have begun to develop m...
This paper describes a high-speed USB2.0 Address- Event Representation (AER) interface that allows ...
We present the first hardware implementation for a FPGA-based universal link for the transmission of...
Today in real world the actual applications, usually needed only a few key features of UART. Specifi...