This paper presents a clocking pipeline technique referred to as a single-pulse pipeline (PP-Pipeline) and applies it to the problem of mapping pipelined circuits to a Field Programmable Gate Array (FPGA). A PP-pipeline replicates the operation of asynchronous micropipelined control mechanisms using synchronous-orientated logic resources commonly found in FPGA devices. Consequently, circuits with an asynchronous-like pipeline operation can be efficiently synthesized using a synchronous design methodology. The technique can be extended to include data-completion circuitry to take advantage of variable data-completion processing time in synchronous pipelined designs. It is also shown that the PP-pipeline reduces the clock tree power consumpti...
Abstract — This paper shows how a general form of algorithms consisting of a loop with loop dependen...
The Field Programmable Gate Array (FPGA) structure poses several constraints that make the implement...
ISBN 2-9517-4611-3This paper describes a general methodology to prototype asynchronous systems onto ...
This paper presents a simple clocking technique to migrate classical synchronous pipelined designs t...
Abstract — In this paper, a fine-grained power gating technique for an asynchronous-logic pipeline s...
We present the design of a high-performance, highly pipelined asynchronous FPGA. We describe a very ...
We present a high-level synthesis framework to synthesize optimized hardware on FPGAs from algorithm...
Abstract. We discuss high-performance programmable asynchronous pipeline arrays (PAPAs). These pipel...
Over the past couple of decades, the digital design technology scales to date remarkably satisfying ...
dissertationThe relative timing (RT) based asynchronous design methodology has been successfully use...
The relative timing (RT) based asynchronous design methodology has been successfully used to create ...
Reducing the logic levels in digital hardware designs can dramatically reduce power consumption of f...
We explore the potential for extremely high asynchronous logic performance in CMOS and GaAs dynamic ...
Abstract-In this paper we apply a recently formulated gen-eral timing model of synchronous operation...
This paper shows how temporal parallelism has an important role in the power dissipation reduction i...
Abstract — This paper shows how a general form of algorithms consisting of a loop with loop dependen...
The Field Programmable Gate Array (FPGA) structure poses several constraints that make the implement...
ISBN 2-9517-4611-3This paper describes a general methodology to prototype asynchronous systems onto ...
This paper presents a simple clocking technique to migrate classical synchronous pipelined designs t...
Abstract — In this paper, a fine-grained power gating technique for an asynchronous-logic pipeline s...
We present the design of a high-performance, highly pipelined asynchronous FPGA. We describe a very ...
We present a high-level synthesis framework to synthesize optimized hardware on FPGAs from algorithm...
Abstract. We discuss high-performance programmable asynchronous pipeline arrays (PAPAs). These pipel...
Over the past couple of decades, the digital design technology scales to date remarkably satisfying ...
dissertationThe relative timing (RT) based asynchronous design methodology has been successfully use...
The relative timing (RT) based asynchronous design methodology has been successfully used to create ...
Reducing the logic levels in digital hardware designs can dramatically reduce power consumption of f...
We explore the potential for extremely high asynchronous logic performance in CMOS and GaAs dynamic ...
Abstract-In this paper we apply a recently formulated gen-eral timing model of synchronous operation...
This paper shows how temporal parallelism has an important role in the power dissipation reduction i...
Abstract — This paper shows how a general form of algorithms consisting of a loop with loop dependen...
The Field Programmable Gate Array (FPGA) structure poses several constraints that make the implement...
ISBN 2-9517-4611-3This paper describes a general methodology to prototype asynchronous systems onto ...