Pullpipelining, a pipeline technique where data is pulled from successor stages from predecessor stages is proposed. Control circuits using a synchronous, a semisynchronous and an asynchronous approach are given. Simulation examples for a DLX generic RISC datapath show that common control pipeline circuit overhead is avoided using the proposal. Applications to linear systolic arrays in cases when computation is finished at early stages in the array are foreseen. This would allow run-time data-driven digital frequency modulation of synchronous pipelined designs. This has applications to implement algorithms exhibiting average-case processing time using a synchronous approach
In this paper we present a method to transform simple synchronization systolic algorithms into two-l...
Candidate array architectures for the implementation of multivariable systems are developed. Followi...
The realization of fast datapaths in signal processing environments requires fastest logic styles w...
Systolic arrays are a powerful implementation method for signal, image and video processing algorith...
This paper presents a clocking pipeline technique referred to as a single-pulse pipeline (PP-Pipelin...
Concurrent processing techniques are applied to real-time high-performance control problems. In part...
This paper addrcsscetwo i rtnt issues in systolic array dcsigns: fault-tolerancc and two-lcvcl pipcl...
Data-driven array architectures seem to be important alternatives for coarse-grained reconfigurable ...
This paper presents a new approach for automatically pipelin-ing sequential circuits. The approach r...
Over the past couple of decades, the digital design technology scales to date remarkably satisfying ...
97 p.This thesis is focused on two commonly used techniques, for achieving fast and efficient comput...
In conventional pipelined designs one set of signals is allowed to propagate between sets of flipflo...
In this paper, we present two novel synchronization approaches to support data flow in clockless des...
Abstract-In this paper we apply a recently formulated gen-eral timing model of synchronous operation...
Asynchronous implementation techniques, which measure logic delays at runtime and activate registers...
In this paper we present a method to transform simple synchronization systolic algorithms into two-l...
Candidate array architectures for the implementation of multivariable systems are developed. Followi...
The realization of fast datapaths in signal processing environments requires fastest logic styles w...
Systolic arrays are a powerful implementation method for signal, image and video processing algorith...
This paper presents a clocking pipeline technique referred to as a single-pulse pipeline (PP-Pipelin...
Concurrent processing techniques are applied to real-time high-performance control problems. In part...
This paper addrcsscetwo i rtnt issues in systolic array dcsigns: fault-tolerancc and two-lcvcl pipcl...
Data-driven array architectures seem to be important alternatives for coarse-grained reconfigurable ...
This paper presents a new approach for automatically pipelin-ing sequential circuits. The approach r...
Over the past couple of decades, the digital design technology scales to date remarkably satisfying ...
97 p.This thesis is focused on two commonly used techniques, for achieving fast and efficient comput...
In conventional pipelined designs one set of signals is allowed to propagate between sets of flipflo...
In this paper, we present two novel synchronization approaches to support data flow in clockless des...
Abstract-In this paper we apply a recently formulated gen-eral timing model of synchronous operation...
Asynchronous implementation techniques, which measure logic delays at runtime and activate registers...
In this paper we present a method to transform simple synchronization systolic algorithms into two-l...
Candidate array architectures for the implementation of multivariable systems are developed. Followi...
The realization of fast datapaths in signal processing environments requires fastest logic styles w...