In this paper, we present a low-cost, on-chip clock jitter digital measurement scheme for high performance microprocessors. It enables in situ jitter measurement during the test or debug phase. It provides very high measurement resolution and accuracy, despite the possible presence of power supply noise (representing a major source of clock jitter), at low area and power costs. The achieved resolution is scalable with technology node and can in principle be increased as much as desired, at low additional costs in terms of area overhead and power consumption. We show that, for the case of high performance microprocessors employing ring oscillators (ROs) to measure process parameter variations (PPVs), our jitter measurement scheme can be impl...
要 約- This paper proposes a technique to reduce sampling clock jitter effects in high speed ADCs. Fir...
[[abstract]]In this paper, a jitter measurement circuit with its calibration scheme for measuring pe...
This thesis explores techniques for measuring, monitoring and maintaining timing at small and large ...
In this paper, we present a low-cost, on-chip clock jitter digital measurement scheme for high perfo...
This document is the Accepted Manuscript version of the following article: Martin Omaῆa, Daniele Ros...
Within this paper, we present a minimal-cost, on-nick clock jitter digital measurement plan for top ...
In this paper we present an on-chip clock jitter digital measurement scheme for high performance mic...
We present a novel low cost scheme for the on-die measurement of either clock jitter, or process par...
This thesis describes three contributions in the area of on-chip jitter measurement and characteriza...
This paper presents an on-chip measurement circuit to measure multi-giga bit cycle-to-cycle jitter b...
textJitter is a dominant factor contributing to a high bit error rate (BER) in high speed I/O circui...
Clock distribution networks are becoming increasingly more difficult to design in each successive mi...
This paper presents a new on-chip jitter measurement circuit based on a dual vernier oscillator (VO)...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
A built-in oscillation test method for jitter measurement of Phase Locked Loops (PLLs) is proposed i...
要 約- This paper proposes a technique to reduce sampling clock jitter effects in high speed ADCs. Fir...
[[abstract]]In this paper, a jitter measurement circuit with its calibration scheme for measuring pe...
This thesis explores techniques for measuring, monitoring and maintaining timing at small and large ...
In this paper, we present a low-cost, on-chip clock jitter digital measurement scheme for high perfo...
This document is the Accepted Manuscript version of the following article: Martin Omaῆa, Daniele Ros...
Within this paper, we present a minimal-cost, on-nick clock jitter digital measurement plan for top ...
In this paper we present an on-chip clock jitter digital measurement scheme for high performance mic...
We present a novel low cost scheme for the on-die measurement of either clock jitter, or process par...
This thesis describes three contributions in the area of on-chip jitter measurement and characteriza...
This paper presents an on-chip measurement circuit to measure multi-giga bit cycle-to-cycle jitter b...
textJitter is a dominant factor contributing to a high bit error rate (BER) in high speed I/O circui...
Clock distribution networks are becoming increasingly more difficult to design in each successive mi...
This paper presents a new on-chip jitter measurement circuit based on a dual vernier oscillator (VO)...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
A built-in oscillation test method for jitter measurement of Phase Locked Loops (PLLs) is proposed i...
要 約- This paper proposes a technique to reduce sampling clock jitter effects in high speed ADCs. Fir...
[[abstract]]In this paper, a jitter measurement circuit with its calibration scheme for measuring pe...
This thesis explores techniques for measuring, monitoring and maintaining timing at small and large ...