MasterIn many-core systems, network size has been increasingly enlarged and they require wider bandwidth than before. Thus, network-on-chip (NoC) and memory with wide bandwidth such as 3D stacked DRAM have attracted much interest. However, as network size increases, network congestion causes more severe performance degradation. 3D stacked DRAM also does not fully utilize its increased bandwidth due to the peak power constraints of DRAM. This research proposes two kinds of memory controller architectures to solve these problems. The one solution is network congestion aware memory controller architecture which applies virtual channel concept and utilizes network congestion information in memory access scheduling. The other is peak power aware...
Historically, processor performance has increased at a much faster rate than that of main memory and...
Memory bandwidth has been one of the most critical system performance bottlenecks. As a result, the ...
Due to their energy efficiency, heterogeneous Multi-Processor Systems-on-Chip (MPSoCs) are widely de...
Most communication traffic in today’s System on Chips (SoC) is DRAM centric. The NoC should be desig...
Part 2: Parallel and Multi-Core TechnologiesInternational audienceThe massive multithreading archite...
Abstract—DRAM system has been more and more critical on modern multi-core/many-core architecture whe...
Existing memory subsystems and TDM NoCs for real-time systems are optimized independently in terms o...
In this paper, we present network-on-chip (NoC) design and con-trast it to traditional network desig...
Abstract—Existing memory subsystems and TDM NoCs for real-time systems are optimized independently i...
Devise different DRAM architecture solutions using 3D-Integration technology for improved bandwidth ...
Designing memory controllers for complex real-time and high-performance multi-processor systems-on-c...
To address the 'memory wall' challenge, on-chip memory stacking has been proposed as a pro...
The objective of this thesis is to optimize the uncore of 3D many-core architectures. More specifica...
Summarization: Two of the main bottlenecks when designing a network embedded system are very often t...
Graduation date: 2017General-purpose Graphics Processing Units (GPGPUs) have become a critical compo...
Historically, processor performance has increased at a much faster rate than that of main memory and...
Memory bandwidth has been one of the most critical system performance bottlenecks. As a result, the ...
Due to their energy efficiency, heterogeneous Multi-Processor Systems-on-Chip (MPSoCs) are widely de...
Most communication traffic in today’s System on Chips (SoC) is DRAM centric. The NoC should be desig...
Part 2: Parallel and Multi-Core TechnologiesInternational audienceThe massive multithreading archite...
Abstract—DRAM system has been more and more critical on modern multi-core/many-core architecture whe...
Existing memory subsystems and TDM NoCs for real-time systems are optimized independently in terms o...
In this paper, we present network-on-chip (NoC) design and con-trast it to traditional network desig...
Abstract—Existing memory subsystems and TDM NoCs for real-time systems are optimized independently i...
Devise different DRAM architecture solutions using 3D-Integration technology for improved bandwidth ...
Designing memory controllers for complex real-time and high-performance multi-processor systems-on-c...
To address the 'memory wall' challenge, on-chip memory stacking has been proposed as a pro...
The objective of this thesis is to optimize the uncore of 3D many-core architectures. More specifica...
Summarization: Two of the main bottlenecks when designing a network embedded system are very often t...
Graduation date: 2017General-purpose Graphics Processing Units (GPGPUs) have become a critical compo...
Historically, processor performance has increased at a much faster rate than that of main memory and...
Memory bandwidth has been one of the most critical system performance bottlenecks. As a result, the ...
Due to their energy efficiency, heterogeneous Multi-Processor Systems-on-Chip (MPSoCs) are widely de...