Conference of 16th Design, Automation and Test in Europe Conference and Exhibition, DATE 2013 ; Conference Date: 18 March 2013 Through 22 March 2013; Conference Code:100164International audienceThis paper presents new scan solutions with low latency overhead and on-line monitoring support. Shadow flip-flops with scan design are associated to system flip-flops in order to (a) provide concurrent delay fault detection and (b) avoid the scan chain insertion of system flip-flops. A mixed scan architecture is proposed which involves flip-flops with shadow scan design at the end of timing-critical paths and flip-flops with standard scan at non-critical locations. In order to preserve system controllability during test, system flip-flops with shado...
Over the years, serial scan design has become the de-facto design for testability technique. The eas...
The last few years have seen the development and fabrication of nanoscale circuits at high density a...
The power consumption of modern highly complex chips during scan test is significantly higher than t...
Conference of 16th Design, Automation and Test in Europe Conference and Exhibition, DATE 2013 ; Conf...
Conference of 19th IEEE European Test Symposium, ETS 2014 ; Conference Date: 26 May 2014 Through 30 ...
becoming a major concern in circuit design. This paper presents a class of low-overhead flip-flops s...
Enhanced Scan design can significantly improve the fault coverage for two pattern delay tests at the...
This paper proposes two new slave latches for improving the Single Event Upset (SEU) tolerance of a ...
The demand for high performance system-on-chips (SoC) in communication and computing has been growin...
Path delay fault testing has become increasingly important due to higher clock rates and higher proc...
Abstract: Scan based delay testing is currently mostly implemented using launch-on-capture (LOC) del...
Over the years, serial scan design has became the defacto Design for Testability (DFT) technique. Th...
Path delay fault testing becomes increasingly important due to higher clock rates and higher process...
This paper presents a delay measurement techniques using signature analysis, and a scan design for t...
Over the years, serial scan design has become the de-facto design for testability technique. The eas...
The last few years have seen the development and fabrication of nanoscale circuits at high density a...
The power consumption of modern highly complex chips during scan test is significantly higher than t...
Conference of 16th Design, Automation and Test in Europe Conference and Exhibition, DATE 2013 ; Conf...
Conference of 19th IEEE European Test Symposium, ETS 2014 ; Conference Date: 26 May 2014 Through 30 ...
becoming a major concern in circuit design. This paper presents a class of low-overhead flip-flops s...
Enhanced Scan design can significantly improve the fault coverage for two pattern delay tests at the...
This paper proposes two new slave latches for improving the Single Event Upset (SEU) tolerance of a ...
The demand for high performance system-on-chips (SoC) in communication and computing has been growin...
Path delay fault testing has become increasingly important due to higher clock rates and higher proc...
Abstract: Scan based delay testing is currently mostly implemented using launch-on-capture (LOC) del...
Over the years, serial scan design has became the defacto Design for Testability (DFT) technique. Th...
Path delay fault testing becomes increasingly important due to higher clock rates and higher process...
This paper presents a delay measurement techniques using signature analysis, and a scan design for t...
Over the years, serial scan design has become the de-facto design for testability technique. The eas...
The last few years have seen the development and fabrication of nanoscale circuits at high density a...
The power consumption of modern highly complex chips during scan test is significantly higher than t...