A flip-flop circuit hardened against soft errors is presented in this paper. This design is an improved version of Quatro for further enhanced soft-error resilience by integrating the guard-gate technique. The proposed design, as well as reference Quatro and regular flip-flops, was implemented and manufactured in a 65-nm CMOS bulk technology. Experimental characterization results of their alpha and heavy ions soft-error rates verified the superior hardening performance of the proposed design over the other two circuits.The authors would like to thank the NSERC and CMC Microsystems for their supports
Abstract: A novel Single Event Upset (SEU) tolerant flip-flop design is proposed, which is well suit...
It is generally expected that nanoelectronic circuits will have to be protected against soft errors ...
The occurrence of transient faults like soft errors in computer circuits poses a significant challen...
A guard-gate based flip-flop circuit temporally hardened against single-event effects is presented i...
The desire to make technology faster, smaller and more affordable compels us to shrink transistors f...
Radiation induced soft errors is a well-known problem in electronic designs. It happens due to ioniz...
are major concerns because digital circuits are more susceptible to external noise sources. Soft Err...
Abstract Conventional flip‐flops are more vulnerable to particle strikes in a radiation environment....
In recent years, soft error problem is an important reliability issue. Soft errors cause a severe pr...
becoming a major concern in circuit design. This paper presents a class of low-overhead flip-flops s...
In this paper, we present a method for hardening memory and sequential cells against soft errors. Th...
The last few years have seen the development and fabrication of nanoscale circuits at high density a...
In this paper, we present D flip-flop, Quatro, and stacked Quarto flip-flop designs fabricated in a ...
As CMOS technology keeps scaling down, circuit designers face variety of challenges. Due to the scal...
The rapid development of CMOS technology has significantly increased the susceptibility of electroni...
Abstract: A novel Single Event Upset (SEU) tolerant flip-flop design is proposed, which is well suit...
It is generally expected that nanoelectronic circuits will have to be protected against soft errors ...
The occurrence of transient faults like soft errors in computer circuits poses a significant challen...
A guard-gate based flip-flop circuit temporally hardened against single-event effects is presented i...
The desire to make technology faster, smaller and more affordable compels us to shrink transistors f...
Radiation induced soft errors is a well-known problem in electronic designs. It happens due to ioniz...
are major concerns because digital circuits are more susceptible to external noise sources. Soft Err...
Abstract Conventional flip‐flops are more vulnerable to particle strikes in a radiation environment....
In recent years, soft error problem is an important reliability issue. Soft errors cause a severe pr...
becoming a major concern in circuit design. This paper presents a class of low-overhead flip-flops s...
In this paper, we present a method for hardening memory and sequential cells against soft errors. Th...
The last few years have seen the development and fabrication of nanoscale circuits at high density a...
In this paper, we present D flip-flop, Quatro, and stacked Quarto flip-flop designs fabricated in a ...
As CMOS technology keeps scaling down, circuit designers face variety of challenges. Due to the scal...
The rapid development of CMOS technology has significantly increased the susceptibility of electroni...
Abstract: A novel Single Event Upset (SEU) tolerant flip-flop design is proposed, which is well suit...
It is generally expected that nanoelectronic circuits will have to be protected against soft errors ...
The occurrence of transient faults like soft errors in computer circuits poses a significant challen...