In this brief, a 1/10-rate bang-bang phase detector (BBPD) using a single edge-tracking clock and a phase interpolator (PI)-based clock and data recovery (CDR) circuit with the proposed BBPD is presented. While a typical 1/N-rate BBPD uses 2N clocks for data sampling and edge tracking, the proposed 1/N rate BBPD uses only N + 1 clocks, N for data sampling and 1 for edge tracking. The power consumption of the CDR with the proposed 1/N-rate BBPD is decreased. The reduction of the jitter tracking bandwidth of the CDR is compensated by the proposed data-encoding method. The 1/10-rate PI-based CDR with the proposed BBPD is implemented using a 0.18-μm CMOS process technology. The bit error ratio of less than 10 -12 is achieved at the effective...
This thesis presents three contributions in the area of clock and data recovery (CDR). Two of these ...
A novel topology of phase detector (PD) for applications in clock recovery systems from nonreturn-t...
With the great increases in data transmission rate requirements, analog-to-digital converter (ADC)-b...
This paper describes the design and fabrication of a clock and data recovery circuit (CDR). We propo...
In this brief, a half-rate (HR) bang-bang (BB) phase detector (PD) with multiple decision levels is ...
With a new 1/8-rate linear phase detector (PD), a 5-Gbit/s clock and data recovery (CDR) circuit is ...
A clock and data recovery circuit is an important building block in data communication systems and t...
This work presents a low-power low-cost CDR design for RapidIO SerDes. The design is based on phase ...
A clock and data recovery (CDR) circuit using a new half-rate wide-range phase detection technique h...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...
[[abstract]]This paper presents a 10.0-11.5 Gb/s full-rate phase and frequency detector integrated w...
A clock and data recovery (CDR) for the physical layer of DisplayPort at sink side is described. A 1...
[[abstract]]In the paper, a novel 2.56/3.2Gb/s full-rate phase detector is developed for integration...
This article proposes compact expressions for the jitter in clock and data recovery (CDR) circuits b...
A Gb/s clock and data recovery (CDR) circuit using 1/4th-rate digital quadricorrelator frequency det...
This thesis presents three contributions in the area of clock and data recovery (CDR). Two of these ...
A novel topology of phase detector (PD) for applications in clock recovery systems from nonreturn-t...
With the great increases in data transmission rate requirements, analog-to-digital converter (ADC)-b...
This paper describes the design and fabrication of a clock and data recovery circuit (CDR). We propo...
In this brief, a half-rate (HR) bang-bang (BB) phase detector (PD) with multiple decision levels is ...
With a new 1/8-rate linear phase detector (PD), a 5-Gbit/s clock and data recovery (CDR) circuit is ...
A clock and data recovery circuit is an important building block in data communication systems and t...
This work presents a low-power low-cost CDR design for RapidIO SerDes. The design is based on phase ...
A clock and data recovery (CDR) circuit using a new half-rate wide-range phase detection technique h...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...
[[abstract]]This paper presents a 10.0-11.5 Gb/s full-rate phase and frequency detector integrated w...
A clock and data recovery (CDR) for the physical layer of DisplayPort at sink side is described. A 1...
[[abstract]]In the paper, a novel 2.56/3.2Gb/s full-rate phase detector is developed for integration...
This article proposes compact expressions for the jitter in clock and data recovery (CDR) circuits b...
A Gb/s clock and data recovery (CDR) circuit using 1/4th-rate digital quadricorrelator frequency det...
This thesis presents three contributions in the area of clock and data recovery (CDR). Two of these ...
A novel topology of phase detector (PD) for applications in clock recovery systems from nonreturn-t...
With the great increases in data transmission rate requirements, analog-to-digital converter (ADC)-b...