This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 effective bit resolution. Several techniques were combined for the reduction of the power consumption and to preserve the converter linearity. To reduce the power consumption, the circuit has two scaled operational transconductance amplifiers (OTAs), which are shared by the first four pipeline stages. The last fifth stage is a single decoder with 2.5 effective bits. Each OTA includes additional circuitry to adapt the power consumption according to the stage that uses the OTA. This technique changes the bias current depending on the stage in operation. The ADC was optimized to obtain 11-bit resolution with frequencies from 1 kHz to 10 MHz. The...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 ...
In today's System–on–Chip (SoC) design, both analog and digital circuits play important role. Digita...
The paper describes the design of a pipelined analog-to-digital converter (ADC), featuring 14 bit re...
Demand for high-performance analog-to-digital converter (ADC) integrated circuits (ICs) with optimal...
Abstract — This paper describes 9-bit, 200MS/s Pipeline analog to digital converter implemented in 0...
Power optimization for pipeline analog-to-digital converters (ADC's) is presented. Pipeline ADC's wi...
This paper describes a 8 bits, 20 Msamples/s pipeline analog-to-digital converter implemented in 0.6...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
A gain modified CMOS Operational Transconductance Amplifier (OTA) for a 16 bit pipeline Analog-to-Di...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 ...
In today's System–on–Chip (SoC) design, both analog and digital circuits play important role. Digita...
The paper describes the design of a pipelined analog-to-digital converter (ADC), featuring 14 bit re...
Demand for high-performance analog-to-digital converter (ADC) integrated circuits (ICs) with optimal...
Abstract — This paper describes 9-bit, 200MS/s Pipeline analog to digital converter implemented in 0...
Power optimization for pipeline analog-to-digital converters (ADC's) is presented. Pipeline ADC's wi...
This paper describes a 8 bits, 20 Msamples/s pipeline analog-to-digital converter implemented in 0.6...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
A gain modified CMOS Operational Transconductance Amplifier (OTA) for a 16 bit pipeline Analog-to-Di...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...