Blesken M, Rückert U, Steenken D, Witting K, Dellnitz M. Multiobjective optimization for transistor sizing of CMOS logic standard cells using set-oriented numerical techniques. In: Institute of Electrical and Electronics Engineers, ed. NORCHIP, 2009. Piscataway, NJ: IEEE; 2009: 1-4.The design of resource efficient integrated circuits (IC) requires solving a minimization problem of more than one objective given as measures of available resources. This multiobjective optimization problem (MOP) can be solved on the smallest unit, the standard cells, to improve the performance of the entire IC. The traditional way of sizing the transistors of a standard logic cell does not focus on the resources directly. In this work transistor sizing is appr...
We employ two iterative heuristics for the optimization of VLSI standard cell placement. These heuri...
C1 - Journal Articles RefereedThe project Meeting the Design Challenges of nano-CMOS Electronics (ht...
We present a methodology for automated sizing of analog cells using statistical optimi-zation in a s...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
Process variability, in addition to wide temperature and supply voltage variation ranges, severely d...
Optimization of a circuit by transistor sizing is often a slow, tedious and iterative manual process...
This book introduces readers to a variety of tools for automatic analog integrated circuit (IC) sizi...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
A new transistor sizing algorithm, SEA (Simple Exact Algorithm), for optimizing low-power and high-s...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
A new area optimizing transistor placement algorithm for CMOS complex gate layout synthesis is prese...
In CMOS integrated circuit (IC) design, operational amplifiers are one of the most useful active dev...
We employ two iterative heuristics for the optimization of VLSI standard cell placement. These heuri...
We employ two iterative heuristics for the optimization of VLSI standard cell placement. These heuri...
C1 - Journal Articles RefereedThe project Meeting the Design Challenges of nano-CMOS Electronics (ht...
We present a methodology for automated sizing of analog cells using statistical optimi-zation in a s...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
Process variability, in addition to wide temperature and supply voltage variation ranges, severely d...
Optimization of a circuit by transistor sizing is often a slow, tedious and iterative manual process...
This book introduces readers to a variety of tools for automatic analog integrated circuit (IC) sizi...
The problem of CMOS op-amp circuit sizing is addressed here. Given a circuit and its performance spe...
A new transistor sizing algorithm, SEA (Simple Exact Algorithm), for optimizing low-power and high-s...
[[abstract]]A combined heuristic and mathematical programming approach to transistor sizing is prese...
A new area optimizing transistor placement algorithm for CMOS complex gate layout synthesis is prese...
In CMOS integrated circuit (IC) design, operational amplifiers are one of the most useful active dev...
We employ two iterative heuristics for the optimization of VLSI standard cell placement. These heuri...
We employ two iterative heuristics for the optimization of VLSI standard cell placement. These heuri...
C1 - Journal Articles RefereedThe project Meeting the Design Challenges of nano-CMOS Electronics (ht...
We present a methodology for automated sizing of analog cells using statistical optimi-zation in a s...