A frequency divider comprising, a first latch circuit (10) and a second latch circuit (10'), the second latch circuit (10') being crossed-coupled to the first latch circuit (10). Each latch (10; 10') comprises a respective sense amplifier coupled to a respective latch (11). The sense amplifiers comprise a first clock input for receiving a first clock signal (f, ¬f) and 5 respective complementary first clock signal having a first frequency. The latches (11) comprise a second clock input (2f; 2f) for receiving a second clock signal and respective complementary second clock signal having a second frequency, the second frequency being substantially double the first frequency
A programmable frequency divider for the use in a fractional-N frequency synthesizer is presented. T...
[[abstract]]A fully integrated frequency divider with an operation frequency up to 20 GHz is designe...
This paper reports on three design of Frequency Divider (FD/2) and Frequency Divider (FD 2/3) circui...
A frequency divider comprising, a first latch circuit (10) and a second latch circuit (10'), the sec...
Simple frequency divider composed of relaxation oscillators uses unijunction transistors to reduce b...
AbstractThe design method of general integer and half-integer frequency divider circuits is introduc...
Abstract—A low power divide-by-8 injection-locked frequency divider is presented. The frequency divi...
Abstract. This paper presents a more complex algorithm with Verilog-HDL, which based on the dual-mod...
To operate a frequency divider with small input clock power, the self-oscillating frequency of the d...
Abstruct- The architecture of a high-speed low-power-consumption CMOS dual-modulus frequency divider...
It is an object to obtain a frequency multiplier which simultaneously can generate more than one mul...
A high-speed programmable frequency divider for a Ka-band phase-locked loop (PLL)-type frequency syn...
A frequency divider is one of the most fundamental and challenging blocks used in high-speed communi...
The architecture of a high-speed low-power-consumption CMOS dual-modulus frequency divider is presen...
A simple odd number frequency divider with 50% duty cycle is presented. The odd number frequency div...
A programmable frequency divider for the use in a fractional-N frequency synthesizer is presented. T...
[[abstract]]A fully integrated frequency divider with an operation frequency up to 20 GHz is designe...
This paper reports on three design of Frequency Divider (FD/2) and Frequency Divider (FD 2/3) circui...
A frequency divider comprising, a first latch circuit (10) and a second latch circuit (10'), the sec...
Simple frequency divider composed of relaxation oscillators uses unijunction transistors to reduce b...
AbstractThe design method of general integer and half-integer frequency divider circuits is introduc...
Abstract—A low power divide-by-8 injection-locked frequency divider is presented. The frequency divi...
Abstract. This paper presents a more complex algorithm with Verilog-HDL, which based on the dual-mod...
To operate a frequency divider with small input clock power, the self-oscillating frequency of the d...
Abstruct- The architecture of a high-speed low-power-consumption CMOS dual-modulus frequency divider...
It is an object to obtain a frequency multiplier which simultaneously can generate more than one mul...
A high-speed programmable frequency divider for a Ka-band phase-locked loop (PLL)-type frequency syn...
A frequency divider is one of the most fundamental and challenging blocks used in high-speed communi...
The architecture of a high-speed low-power-consumption CMOS dual-modulus frequency divider is presen...
A simple odd number frequency divider with 50% duty cycle is presented. The odd number frequency div...
A programmable frequency divider for the use in a fractional-N frequency synthesizer is presented. T...
[[abstract]]A fully integrated frequency divider with an operation frequency up to 20 GHz is designe...
This paper reports on three design of Frequency Divider (FD/2) and Frequency Divider (FD 2/3) circui...