Various constraints of Static Random Access Memory (SRAM) are leading to consider new memory technologies as candidates for building on-chip shared last-level caches (SLLCs). Spin-Transfer Torque RAM (STT-RAM) is currently postulated as the prime contender due to its better energy efficiency, smaller die footprint and higher scalability. However, STT-RAM also exhibits some drawbacks, like slow and energy-hungry write operations that need to be mitigated before it can be used in SLLCs for the next generation of computers. In this work, we address these shortcomings by leveraging a new management mechanism for STT-RAM SLLCs. This approach is based on the previous observation that although the stream of references arriving at the SLLC of a Chi...
The reference stream reaching a chip multiprocessor Shared Last-Level Cache (SLLC) shows poor tempor...
Spin-Transfer Torque Random Access Memory (STT-RAM) has been identified as an advantageous candidate...
[Abstract] On-chip power consumption is one of the fundamental challenges of current technology scal...
Various constraints of Static Random Access Memory (SRAM) are leading to consider new memory technol...
Spin-Transfer Torque RAM (STTRAM) is a promising alternative to SRAM in on-chip caches, due to advan...
The advent of many core architectures has coincided with the energy and power limited design of mod...
Current applications demand larger on-chip memory capacity since off-chip memory accesses be-come a ...
As capacity and complexity of on-chip cache memory hierarchy increases, the service cost to the crit...
International audienceEnergy-efficiency has become very critical in modern high-performance and embe...
Modern architectures adopt large on-chip cache memory hierarchies with more than two levels. While t...
Large last-level cache (L3C) is efficient for bridging the performance and power gap between process...
Spin-transfer torque RAMs (STT-RAMs) have been studied as a promising alternative to SRAMs in emergi...
While technology scaling enables increased density for memory cells, the intrinsic high leakage powe...
Energy efficiency has become one of the primary considerations in the designs of cyber-physical syst...
Since the beginning of computer systems, the memory subsystem has always been one of their essential...
The reference stream reaching a chip multiprocessor Shared Last-Level Cache (SLLC) shows poor tempor...
Spin-Transfer Torque Random Access Memory (STT-RAM) has been identified as an advantageous candidate...
[Abstract] On-chip power consumption is one of the fundamental challenges of current technology scal...
Various constraints of Static Random Access Memory (SRAM) are leading to consider new memory technol...
Spin-Transfer Torque RAM (STTRAM) is a promising alternative to SRAM in on-chip caches, due to advan...
The advent of many core architectures has coincided with the energy and power limited design of mod...
Current applications demand larger on-chip memory capacity since off-chip memory accesses be-come a ...
As capacity and complexity of on-chip cache memory hierarchy increases, the service cost to the crit...
International audienceEnergy-efficiency has become very critical in modern high-performance and embe...
Modern architectures adopt large on-chip cache memory hierarchies with more than two levels. While t...
Large last-level cache (L3C) is efficient for bridging the performance and power gap between process...
Spin-transfer torque RAMs (STT-RAMs) have been studied as a promising alternative to SRAMs in emergi...
While technology scaling enables increased density for memory cells, the intrinsic high leakage powe...
Energy efficiency has become one of the primary considerations in the designs of cyber-physical syst...
Since the beginning of computer systems, the memory subsystem has always been one of their essential...
The reference stream reaching a chip multiprocessor Shared Last-Level Cache (SLLC) shows poor tempor...
Spin-Transfer Torque Random Access Memory (STT-RAM) has been identified as an advantageous candidate...
[Abstract] On-chip power consumption is one of the fundamental challenges of current technology scal...