A 12 bit 2.9 GS/s current-steering DAC implemented in 65 nm CMOS is presented, with an IM3 <¿-60 dBc beyond 1 GHz while driving a 50 ¿ load with an output swing of 2.5 Vppd and dissipating a power of 188 mW. The SFDR measured at 2.9 GS/s is better than 60 dB beyond 340 MHz while the SFDR measured at 1.6 GS/s is better than 60 dB beyond 440 MHz. The increase in performance at high-frequencies, compared to previously published results, is mainly obtained by adding local cascodes on top of the current-switches with ¿always-ON¿ biasing
A 6-bit pseudo segmented current-steering digital-to-analog converter(DAC) designed in 40 nm low-lea...
This paper studies the impact of segmentation on current-steering digital-to-analog converters (DACs...
This paper presents a very small area 12b IGSps self-calibrated current-steering DAC cell occupying ...
A 12 bit 2.9 GS/s current-steering DAC implemented in 65 nm CMOS is presented, with an IM3 <¿-60...
A 12b 2.9GS/s current-steering DAC implemented in 65nm CMOS is presented, with an IM3 «-60dBc beyond...
A 12b 2.9GS/s current-steering DAC implemented in 65nm CMOS is presented, with an IM3 «-60dBc beyond...
A CMOS current steering 12b 500MS/s 216mW DAC without any additional circuitry to remove errors intr...
A CMOS current steering 12b 500MS/s 216mW DAC without any additional circuitry to remove errors intr...
In this paper a 12-bit current-steering hybrid DAC is implemented using AMS 0.35 mu m CMOS process t...
This paper presents a six-bit current-steering digital-to-analogue converter (DAC), which optimises ...
This brief presents a 7-GS/s 6-bit current-steering digital-to-analog converter (DAC) in 28-nm CMOS ...
This brief presents a 7-GS/s 6-bit current-steering digital-to-analog converter (DAC) in 28-nm CMOS ...
This paper presents a 12-bit 150-MHz current steering DAC with hierarchical symmetrical switching se...
A 6-bit pseudo segmented current-steering digital-to-analog converter(DAC) designed in 40 nm low-lea...
This paper studies the impact of segmentation on current-steering digital-to-analog converters (DACs...
This paper presents a very small area 12b IGSps self-calibrated current-steering DAC cell occupying ...
A 12 bit 2.9 GS/s current-steering DAC implemented in 65 nm CMOS is presented, with an IM3 <¿-60...
A 12b 2.9GS/s current-steering DAC implemented in 65nm CMOS is presented, with an IM3 «-60dBc beyond...
A 12b 2.9GS/s current-steering DAC implemented in 65nm CMOS is presented, with an IM3 «-60dBc beyond...
A CMOS current steering 12b 500MS/s 216mW DAC without any additional circuitry to remove errors intr...
A CMOS current steering 12b 500MS/s 216mW DAC without any additional circuitry to remove errors intr...
In this paper a 12-bit current-steering hybrid DAC is implemented using AMS 0.35 mu m CMOS process t...
This paper presents a six-bit current-steering digital-to-analogue converter (DAC), which optimises ...
This brief presents a 7-GS/s 6-bit current-steering digital-to-analog converter (DAC) in 28-nm CMOS ...
This brief presents a 7-GS/s 6-bit current-steering digital-to-analog converter (DAC) in 28-nm CMOS ...
This paper presents a 12-bit 150-MHz current steering DAC with hierarchical symmetrical switching se...
A 6-bit pseudo segmented current-steering digital-to-analog converter(DAC) designed in 40 nm low-lea...
This paper studies the impact of segmentation on current-steering digital-to-analog converters (DACs...
This paper presents a very small area 12b IGSps self-calibrated current-steering DAC cell occupying ...