Manufacturing-time process (P) variations and runtime voltage (V) and temperature (T) variations can affect a DRAM's performance severely. To counter these effects, DRAM vendors provide substantial design-time PVT timing margins to guarantee correct DRAM functionality under worst-case operating conditions. Unfortunately, with technology scaling these timing margins have become large and very pessimistic for a majority of the manufactured DRAMs. While run-time variations are specific to operating conditions and as a result, their margins difficult to optimize, process variations are manufacturing-time effects and excessive process-margins can be reduced at run-time, on a per-device basis, if properly identified. In this paper, we propose a g...
In this thesis, we have investigated the impact of parametric variations on the behaviour of one per...
Given a fixed CPU architecture and a fixed DRAM timing specification, there is still a large design ...
1 Alexander Neckar was affiliated with Northwestern University when this work was performed. The per...
Manufacturing-time process (P) variations and runtime voltage (V) and temperature (T) variations can...
In current systems, memory accesses to a DRAM chip must obey a set of minimum latency restrictions s...
DRAM vendors provide pessimistic current measures in memory datasheets to account for worst-case imp...
DRAM vendors provide pessimistic current measures in mem-ory datasheets to account for worst-case im...
Abstract—Technology scaling has led to significant variability in chip performance and power consump...
Large dense structures like DRAMs are particularly susceptible to process variation, which can lead ...
<p>Over the past two decades, the storage capacity and access bandwidth of main memory have improved...
In modern systems, DRAM-based main memory is signicantly slower than the processor.Consequently, pro...
The performance characteristics of modern DRAM memory systems are impacted by two primary attributes...
Large dense structures like DRAMs (Dynamic Random Access Memory) are particularly susceptible to pro...
Abstract—Ever-growing application data footprints demand faster main memory with larger capacity. DR...
Design variability due to inter-die (D2D) and intra-die (WID) process variations has the potential t...
In this thesis, we have investigated the impact of parametric variations on the behaviour of one per...
Given a fixed CPU architecture and a fixed DRAM timing specification, there is still a large design ...
1 Alexander Neckar was affiliated with Northwestern University when this work was performed. The per...
Manufacturing-time process (P) variations and runtime voltage (V) and temperature (T) variations can...
In current systems, memory accesses to a DRAM chip must obey a set of minimum latency restrictions s...
DRAM vendors provide pessimistic current measures in memory datasheets to account for worst-case imp...
DRAM vendors provide pessimistic current measures in mem-ory datasheets to account for worst-case im...
Abstract—Technology scaling has led to significant variability in chip performance and power consump...
Large dense structures like DRAMs are particularly susceptible to process variation, which can lead ...
<p>Over the past two decades, the storage capacity and access bandwidth of main memory have improved...
In modern systems, DRAM-based main memory is signicantly slower than the processor.Consequently, pro...
The performance characteristics of modern DRAM memory systems are impacted by two primary attributes...
Large dense structures like DRAMs (Dynamic Random Access Memory) are particularly susceptible to pro...
Abstract—Ever-growing application data footprints demand faster main memory with larger capacity. DR...
Design variability due to inter-die (D2D) and intra-die (WID) process variations has the potential t...
In this thesis, we have investigated the impact of parametric variations on the behaviour of one per...
Given a fixed CPU architecture and a fixed DRAM timing specification, there is still a large design ...
1 Alexander Neckar was affiliated with Northwestern University when this work was performed. The per...