Degraded data stability, weaker write ability, and increased leakage power consumption are the primary concerns in scaled static random-access memory (SRAM) circuits. Two new SRAM cells are proposed in this paper for achieving enhanced read data stability and lower leakage power consumption in memory circuits. The bitline access transistors are asymmetrically gate-underlapped in the proposed SRAM cells. The strengths of the asymmetric bitline access transistors are weakened during read operations and enhanced during write operations, as the direction of current flow is reversed. With the proposed hybrid asymmetric SRAM cells, the read data stability is enhanced by up to 71.6% and leakage power consumption is suppressed up to 15.5%, while di...
An asymmetric 6T-SRAM cell design is presented for reliable lowpower circuit operation under large v...
An asymmetric 6T-SRAM cell design is presented for reliable lowpower circuit operation under large v...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
\u3cp\u3eDegraded data stability, weaker write ability, and increased leakage power consumption are ...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
A new FinFET memory circuit technique based on asymmetrically gate underlap engineered bitline acces...
Two new six-FinFET memory circuits with asymmetrically gate underlapped bitline access transistors a...
A new six transistor (6T) SRAM cell with PMOS access transistors is proposed in this paper for reduc...
Data stability of Static Random Access Memory (SRAM) circuits has become an important issue with the...
We introduce a novel family of asymmetric dual-Vt SRAM cell designs that reduce leakage power in cac...
A new six transistor (6T) SRAM cell with PMOS access transistors is proposed in this paper for reduc...
An asymmetric 6T-SRAM cell design is presented for reliable lowpower circuit operation under large v...
An asymmetric 6T-SRAM cell design is presented for reliable lowpower circuit operation under large v...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
\u3cp\u3eDegraded data stability, weaker write ability, and increased leakage power consumption are ...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
A new FinFET memory circuit technique based on asymmetrically gate underlap engineered bitline acces...
Two new six-FinFET memory circuits with asymmetrically gate underlapped bitline access transistors a...
A new six transistor (6T) SRAM cell with PMOS access transistors is proposed in this paper for reduc...
Data stability of Static Random Access Memory (SRAM) circuits has become an important issue with the...
We introduce a novel family of asymmetric dual-Vt SRAM cell designs that reduce leakage power in cac...
A new six transistor (6T) SRAM cell with PMOS access transistors is proposed in this paper for reduc...
An asymmetric 6T-SRAM cell design is presented for reliable lowpower circuit operation under large v...
An asymmetric 6T-SRAM cell design is presented for reliable lowpower circuit operation under large v...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...