This thesis is concerned with the optimisation of Digital Signal Processing (DSP) algorithm implementations on recon gurable hardware via the selection of appropriate word-lengths for the signals in these algorithms, in order to minimise system power consumption. Whilst existing word-length optimisation work has concentrated on the minimisation of the area of algorithm implementations, this work introduces the rst set of power consumption models that can be evaluated quickly enough to be used within the search of the enormous design space of multiple word-length optimisation problems. These models achieve their speed by estimating both the power consumed within the arithmetic components of an algorithm and the power in the routing ...
Matrix multiplication and Fast Fourier transform are two computational intensive DSP functions widel...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Growing demand for computational performance, and the rising cost for chip design and manufacturing...
The word-length of Functional Units (FU) has a great impact on design costs. This paper addresses th...
This paper addresses the problem of choosing different word-lengths for each functional unit in fixe...
IEEE Signal Processing SocietyA new family of arithmetic operators to optimize the implementation o...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
One of the challenges of designing hardware circuits is representing the data in an efficient way -...
International audienceField programmable gate arrays (FPGAs) are now considered as a real alternativ...
AbstractThis note discusses the multiple wordlength assignment problem for the design of custom digi...
International audienceWith the growing complexity of applications, designers need to fit more and mo...
In this thesis we tackle one of the most important fields of research, which is reducing power consu...
Power consumption and soft-error tolerance have become major constraints in the design of DSM CMOS c...
Conventional approaches for fixed-point implementation of digital signal processing algorithms requi...
Field Programmable Gate Arrays (FPGAs) are now considered as a real alternative for Digital Signal P...
Matrix multiplication and Fast Fourier transform are two computational intensive DSP functions widel...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Growing demand for computational performance, and the rising cost for chip design and manufacturing...
The word-length of Functional Units (FU) has a great impact on design costs. This paper addresses th...
This paper addresses the problem of choosing different word-lengths for each functional unit in fixe...
IEEE Signal Processing SocietyA new family of arithmetic operators to optimize the implementation o...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
One of the challenges of designing hardware circuits is representing the data in an efficient way -...
International audienceField programmable gate arrays (FPGAs) are now considered as a real alternativ...
AbstractThis note discusses the multiple wordlength assignment problem for the design of custom digi...
International audienceWith the growing complexity of applications, designers need to fit more and mo...
In this thesis we tackle one of the most important fields of research, which is reducing power consu...
Power consumption and soft-error tolerance have become major constraints in the design of DSM CMOS c...
Conventional approaches for fixed-point implementation of digital signal processing algorithms requi...
Field Programmable Gate Arrays (FPGAs) are now considered as a real alternative for Digital Signal P...
Matrix multiplication and Fast Fourier transform are two computational intensive DSP functions widel...
Thesis (M.S.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Growing demand for computational performance, and the rising cost for chip design and manufacturing...